industry news
Subscribe Now

AltaSens Adopts Cadence Modus Test Solution for Mixed-Signal Image Sensor Designs

SAN JOSE, Calif., January 11, 2017—Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that AltaSens has adopted the Cadence Modus Test Solution for its mixed-signal next-generation image sensors. By using the Modus Test Solution in conjunction with other Cadence digital and verification tools on a 90nm process technology, AltaSens successfully met its aggressive test coverage goals while saving several weeks on design convergence. For more information, please visit http://www.cadence.com/modus.  

The Modus Test Solution enabled AltaSens to deliver its first complex digital-on-top (DOT) image sensor design much more efficiently. The Modus Test Solution’s compression logic allowed AltaSens to perform a single pin test, which reduced the impact on the product package and led to reduced test costs. Using the Modus Test Solution’s automatic test pattern generation (ATPG) capabilities, the AltaSens design team was able to meet fault coverage goals rapidly with greater than 98 percent static coverage, ensuring that the design functioned as intended and that there were no manufacturing defects that could compromise the image sensors.

To further ease design development, the Modus Test Solution shares a common user interface with the other Cadence digital and verification tools used by AltaSens, including the Genus Synthesis Solution, the Innovus Implementation System and the Quantus QRC Extraction Solution. This enabled the AltaSens team to handle complex floorplan challenges out of the box. Additionally, the digital flow’s integration with the Cadence Incisive Verification Platform enabled functional verification throughout the design process, speeding time to market. 

“The Cadence Modus Test Solution was very easy to use, and we were able to incorporate it seamlessly with our existing flow to create next-generation image sensors,” said Vikram Murali, principal physical design engineer at AltaSens. “We’ve used competitive test solutions previously and decided to switch to the Cadence test solution for this time-sensitive project because we knew it would involve a minimal learning curve and that we’d spend fewer hours on the design.”

The Modus Test Solution enables design engineers to reduce test time by up to 3X, bringing down production test costs and increasing silicon profit margins. The next-generation test solution incorporates a patented, physically aware 2D Elastic Compression architecture that enables compression ratios beyond 400X without impacting design size or routing. 

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

IoT Data Analysis at the Edge
No longer is machine learning a niche application for electronic engineering. Machine learning is leading a transformative revolution in a variety of electronic designs but implementing machine learning can be a tricky task to complete. In this episode of Chalk Talk, Amelia Dalton and Louis Gobin from STMicroelectronics investigate how STMicroelectronics is helping embedded developers design edge AI solutions. They take a closer look at the benefits of STMicroelectronics NanoEdge-AI® Studio and  STM32Cube.AI and how you can take advantage of them in your next design. 
Jun 28, 2023
35,290 views