industry news
Subscribe Now

Cadence and GLOBALFOUNDRIES Significantly Speed Design for Manufacturing Signoff at 32, 28 Nanometers

SAN JOSE, CA–(Marketwire – August 29, 2011) – “Cadence has been a pioneer in pattern-matching technology, and our long-time development partner for the GLOBALFOUNDRIES DRC+ flow,” said Luigi Capodieci, fellow and director of DFM at GLOBALFOUNDRIES. “GLOBALFOUNDRIES offers the industry’s first silicon-validated libraries of yield-critical patterns — layout patterns that are known to fail on silicon — for technologies at 32 nanometers, 28 nanometers and below. We rely on Cadence pattern classification technology to classify yield detractors into pattern families based on pattern similarity, including inexact patterns, to maximize the efficiency of DRC+. The innovative DRC+ verification flow, with the full-power of the industry leading Cadence Pattern Search and Matching Analysis, has been successfully used on several 32- and 28-nanometer production IC designs.”Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that it has teamed with GLOBALFOUNDRIES to dramatically reduce the turnaround time for design-for-manufacturing (DFM) signoff at 28 nanometers. The companies’ advanced technologies enable customers to find and fix potential lithography hotspot problems that could reduce yield or even threaten viability of complex chip designs headed for manufacturing. Using the proven Cadence “in-design” DFM technology to support the GLOBALFOUNDRIES DRC+ methodology, Rambus cited a 60 times speedup of DFM signoff.

Many of the world’s leading technology companies, including Rambus, have successfully applied the in-design DRC+ flow using the silicon-validated 28-nanometer pattern library from GLOBALFOUNDRIES. The core of the DRC+ flow is the two-dimensional shape-based pattern matching, which offers significant speed improvements in error detection and fixing.

The Cadence Pattern Search and Matching Analysis are embedded in Cadence Litho Physical Analyzer, Cadence Physical Verification System and the unified Cadence Virtuoso® custom/analog and Encounter® Digital Implementation System solutions. This offers designers the flexibility to leverage the in-design pattern matching and automatic fixing available in Encounter and Virtuoso, which correlates 100 percent with the signoff flow and has successfully been used on advanced node production chips.

“This was the first time we used the in-design approach to DFM, and the results were impressive,” said Keith Windmiller, senior director of Design Technology at Rambus. “Our IP is at the forefront of advanced node design, so we enthusiastically embrace technology that reduces risk, reduces time-to-tapeout, and promotes silicon yield and predictability. Deployed with the GLOBALFOUNDRIES 28-nanometer DFM process, the Cadence in-design DRC+ solutions delivered up to 60 times faster DFM signoff than traditional methods, and essentially eliminated any significant issues at signoff. Based on those results, this is an approach we will continue to use in our advanced node designs.”

“The Cadence in-design technology reflects our approach to Silicon Realization by moving traditional DFM steps into digital and custom implementation,” said Wilbur Luo, group director, product marketing, Silicon Realization Group at Cadence. “This enables engineers to tackle potential manufacturing issues earlier in the chip development process — before these issues become serious, costly problems at the manufacturing stage.”

Cadence will be speaking about its unified Encounter digital flow, its unified Virtuoso AMS/custom flow, and DFM collaboration at 4:30 p.m. Aug. 30 at the Global Technology Conference in the Santa Clara Convention Center.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, Encounter, Virtuoso and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners. 

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Maximizing High Power Density and Efficiency in EV-Charging Applications
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Daniel Dalpiaz from Infineon talk about trends in the greater electrical vehicle charging landscape, typical block diagram components, and tradeoffs between discrete devices versus power modules. They also discuss choices between IGBT’s and Silicon Carbide, the advantages of advanced packaging techniques in both power discrete and power module solutions, and how reliability is increasingly important due to demands for more charging cycles per day.
Dec 18, 2023
18,847 views