industry news
Subscribe Now

Synopsys introduces the HAPS-60 series of rapid prototyping systems

MOUNTAIN VIEW, Calif., April 19, 2010 ? Synopsys, Inc. (Nasdaq: SNPS), a world leader in software and IP for semiconductor design, verification and manufacturing, today introduced the HAPS®-60 series of rapid prototyping systems—a comprehensive solution that eases complex SoC design and verification challenges. The HAPS-60 series, part of the Confirma™ Rapid Prototyping Platform, is an easy-to-use and cost-effective rapid prototyping system that enables early hardware/software co-verification and system-level integration at near-real-time run-rates, using at-speed, real-world interfaces.  Built with the latest Xilinx Virtex®-6 devices, the HAPS-60 series combines performance, capacity, pre-tested IP and advanced verification functionality to deliver the most comprehensive prototyping system on the market.

The lack of affordable and readily available hardware-based verification solutions has compelled designers to start hardware/software co-verification and system-level validation late in the design cycle, often leading to project delays that can result from a last-minute increase in system-level hardware and software bugs. The HAPS-60 series offers a unique combination of functionality and features that enable software development and system-level verification much earlier in the design cycle.

“By combining increased performance and capacity, pre-tested DesignWare IP and advanced verification modes with the proven Confirma software suite, the HAPS-60 series provides a cost and time-to-market advantage not possible with traditional, stand-alone hardware-based verification methods or custom-built prototyping boards,” said Joachim Kunkel, senior vice president and general manager of the Solutions Group at Synopsys. “By leveraging Synopsys’ technology leadership spanning hardware, software and IP, Synopsys provides designers with a unique prototyping platform that significantly eases their system validation and software development process.”

“Virtex-6 FPGAs provide the industry leading performance and logic capacity that enables the HAPS-60 series to meet today’s SoC verification needs,” said Mustafa Veziroglu, vice president, product solutions and management at Xilinx. “The combination of the high performance Virtex-6 devices and the new features and advanced verification functionality available in the new HAPS-60 series provides designers with an industry-leading solution for rapid prototyping.”

Key features of the HAPS-60 series include:

  • Highest performance. Achieving clock frequencies of up to 200MHz, the HAPS-60 series supports applications requiring real-time interfaces such as video, cellular data or live network traffic.  The HAPS-60 series, which runs up to 30 percent faster than previous generations of HAPS products, incorporates performance enhancing technologies that are not available on other solutions. This technology advantage enables full system integration and testing of all hardware and software in a real-world environment. Software developers benefit by being able to write, execute and debug code in a near real-time system-level environment, enabling the early identification and elimination of hardware and software bugs months ahead of silicon availability.
  • Highest capacity. The flexible architecture of HAPS systems, combined with advanced high-capacity partitioning software and new automated high-speed Time Division Multiplexing (HSTDM), allow the HAPS-60 series to achieve greater capacities than other prototyping systems. This capacity advantage allows design teams to build prototypes of very large systems on chips (SoCs). A single HAPS board can support designs up to 18M ASIC gates (more than double the capacity of the previous generation), and multiple boards can be connected together for higher capacity.
  • Pre-tested IP.   With many of the DesignWare® IP cores such as SuperSpeed USB 3.0, PCI Express® and HDMI pre-tested on HAPS systems, designers benefit from having a proven solution for system-level hardware and software prototyping using the same SoC production RTL. Using the same RTL from prototype to production reduces project schedule – and risk. With pre-tested DesignWare IP, project leaders using HAPS systems can focus their engineering resources on product differentiation and system validation instead of verifying the IP portions of their prototype. 
  • Advanced verification functionality. The HAPS-60 series provides advanced verification functionality, previously unavailable in prototyping systems, enabling engineers to reduce verification time by using the HAPS-60 series hardware earlier in the design cycle. Built on Synopsys’ high-performance Universal Multi-Resource Bus (UMRBus) technology, new modes of verification include co-simulation through standard PLI and SCE-MI 2.0 transaction interfaces with Synopsys VCS® and Innovator products, C/C++ programs, and other event driven simulators.

Availability:

Contact your local sales representative for more information on availability and pricing of the HAPS-60 series of rapid prototyping systems.  A list of Synopsys sales offices can be found at http://www.synopsys.com/apps/company/locations.html

About HAPS High-performance ASIC prototyping System

The HAPS High-performance ASIC Prototyping System™ is part of the Synopsys Confirma Rapid Prototyping Platform.  The HAPS systems consist of high-performance prototyping boards that are ideal for use in system validation and embedded software development. HAPS is a modular board system consisting of a selection of off-the-shelf motherboards and either off-the-shelf or custom-designed daughter boards, which can be stacked in a variety of ways to accommodate and support many design styles and requirements. This unique modularity of the HAPS systems allows the same motherboards to be reused for several projects or configurations simply by adding or replacing daughter boards or subsystems.

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design, verification and manufacturing. Synopsys’ comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, software-to-silicon verification and time-to-results. These technology leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 65 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online athttp://www.synopsys.com.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Maximizing High Power Density and Efficiency in EV-Charging Applications
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Daniel Dalpiaz from Infineon talk about trends in the greater electrical vehicle charging landscape, typical block diagram components, and tradeoffs between discrete devices versus power modules. They also discuss choices between IGBT’s and Silicon Carbide, the advantages of advanced packaging techniques in both power discrete and power module solutions, and how reliability is increasingly important due to demands for more charging cycles per day.
Dec 18, 2023
18,847 views