industry news
Subscribe Now

Real Intent Unveils Major Enhancements in Ascent XV for Early Detection and Management of Unknowns in Digital Designs

SUNNYVALE, Calif. – Mar. 25, 2014 – Real Intent, Inc., a leading provider of EDA software products today announced a new release of its Ascent X-Verification System (XV) tool for early detection and management of unknowns (X’s) in digital designs, significantly enhancing optimization performance and debug reporting. All Ascent products find elusive bugs and eliminate sources of uncertainty that are difficult to uncover using traditional RTL simulation, leading to both improved quality of results (QoR) and productivity of design teams.

Ascent XV identifies X-sources and potential X-propagation issues early-on in Verilog RTL or netlist designs including X’s that occur during power-on initialization and switching between power modes. It enables debug of functional issues caused by X-optimism at RTL, prior to synthesis. It also eliminates unnecessary X’s caused by X-pessimism at the netlist level that make design debug difficult. Notable features for the new Ascent XV release include:

  • 10X faster runtime in reset and retention-flop optimization that ensures complete initialization with minimal hardware and routing requirements, resulting in area and power savings
  • Enhanced reporting of reset audit information and counts of X-sources for easier debug
  • Greater integration with the Synopsys Verdi3 debug environment with new highlighting of X-sources and X-propagation on design schematics
  • SystemVerilog 1800-2009 language support for even easier adoption into existing design flows
  • Support for machines running the operating system SUSE Linux Enterprise Server 11 and above

“Analysis and optimization of design reset and initialization is a new requirement for SoC sign-off due to the presence of X’s that can arise from modern power-management techniques,” said Lisa Piper, senior manager of technical marketing at Real Intent. “Ascent XV can ensure that the initialization sequences are complete and optimal for various power states in an SoC and identify only those areas of risk that need attention by the designer, ignoring trivial X’s. With this new release we are continuing to innovate to deliver best-in-class verification performance and debug efficiency.”

To see a video interview about the new release of XV by Lisa Piper, please visit: http://youtu.be/k-THnwDk5bE. To see a video interview of Pranav Ashar, CTO at Real Intent, about the need for X sign-off, please visit: http://www.youtube.com/watch?v=07iAQI-SKXk. Real Intent also will make a presentation about Ascent XV at the VIA Developers Forum on Wednesday, Mar. 26, 2014; for details see: http://www.realintent.com/press/03-20-2014.php.

Availability

The latest release of Ascent XV is available immediately for download from the Real Intent web-site.

About Real Intent 

Companies worldwide rely on Real Intent’s EDA software to accelerate early functional verification and advanced sign-off of electronic designs. The company provides comprehensive CDC verification, advanced RTL analysis and sign-off solutions to eliminate complex failure modes of SoCs. Real Intent’s Meridian and Ascent product families lead the market in performance, capacity, accuracy and completeness. Please visitwww.realintent.com for more information.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Reliable Connections for Rugged Handling
Sponsored by Mouser Electronics and Amphenol
Materials handling is a growing market for electronic designs. In this episode of Chalk Talk, Amelia Dalton and Jordan Grupe from Amphenol Industrial explore the variety of connectivity solutions that Amphenol Industrial offers for materials handling designs. They also examine the DIN charging solutions that Amphenol Industrial offers and the specific applications where these connectors can be a great fit.
Dec 5, 2023
20,116 views