industry news
Subscribe Now

Mentor Graphics Transforms SoC Integration and Functional Verification with Next Generation Questa Platform

WILSONVILLE, Ore., March 1, 2011—Mentor Graphics Corp. (NASDAQ: MENT) today announced that it has embarked on a corporate-wide strategy aimed at transforming the integration and functional verification of complex System on Chip (SoC) designs. The strategy targets both near-term and long-range challenges with a blend of tools and methodologies that span the efforts of conventional ESL and RTL functions.  

In the initial phase of the strategy, the Questa® verification platform has been expanded into three simulation platforms – Questa Core, Questa Prime and Questa Ultra. The new flagship product, Questa Ultra, delivers an unprecedented 10X improvement in time to coverage. Integrating simulation with intelligent testbench automation, Questa Ultra eliminates redundancy in randomized testbenches—dramatically reducing the amount of time and workstation resources required to hit coverage targets. 

 “Mentor is committed to the goal of bringing transformation and measurable change to the design and verification of complex SoCs. Our ongoing work in testbench automation, advanced verification methodologies and integrated approaches to debug and verification management has turned into state-of-the art products,” said John Lenyo, general manager of the Design Verification Technology division of Mentor Graphics. “With the new Questa verification platform, we’ve delivered a major leap forward in verification productivity.” 

Three Solutions to Match Designers’ Needs

The Questa Core product is targeted at designers who need high-performance simulation and access to assertion-based verification. The Questa Core version provides support for standard RTL languages along with SystemVerilog assertions and PSL assertions, advanced code coverage and integrated debug.  

The Questa Prime product includes all the functionality of the Questa Core version and adds support for functional coverage, full OVM/UVM and SystemVerilog support for testbench creation and implementation as well as full verification management capabilities.  

The Questa Ultra product further extends the Questa Prime version to include UPF support for power aware simulation and verification, along with integrated intelligent testbench automation. 

Platform Functions Add to Efficiency and Productivity

The Questa verification platform includes a robust set of technologies that enhance flow development and data analysis. The Questa platform’s industry-leading Unified Coverage Database (UCDB) now centralizes the data collection for all the Questa platform technologies including simulation, formal and CDC. The Questa platform’s Verification Management feature delivers analysis and reports on all aspects of the verification process. Using Verification Management capabilities, designers can find bugs faster, analyze coverage to reduce regression times, optimize the execution of their simulation farms and more.  

Integration with Virtual Prototyping and Acceleration

The Questa verification platform also works seamlessly with the rest of the Mentor® SoC solutions. The Vista virtual prototyping solution can be used to generate TLM models that easily run in the Questa environment. And the Veloce® Testbench Express solution enables designers to write testbenches that can run unchanged in a Questa simulator and Veloce emulator. 

About Mentor Graphics

Mentor Graphics Corporation (NASDAQ: MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world’s most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues over the last 12 months of about $915 million. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/

Leave a Reply

featured blogs
Apr 25, 2024
Structures in Allegro X layout editors let you create reusable building blocks for your PCBs, saving you time and ensuring consistency. What are Structures? Structures are pre-defined groups of design objects, such as vias, connecting lines (clines), and shapes. You can combi...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Designing for Functional Safety with Infineon Memory
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Alex Bahm from Infineon investigate the benefits of Infineon’s SEMPER NOR Flash and how the reliability, long-term data retention, and functional safety compliance make this memory solution a great choice for a variety of mission critical applications. They also examine how SEMPER NOR Flash has been architected and designed for functional safety and how Infineon’s Solutions Hub can help you get started using SEMPER NOR Flash in your next design.
Apr 22, 2024
675 views