industry news
Subscribe Now

ProPlus Design Solutions Unveils Next-Generation Pure SPICE Simulator for Giga-Scale Simulations

SAN JOSE, CALIF. –– April 2, 2013 –– ProPlus Design Solutions, Inc. (www.proplussolutions.com), the global leader for SPICE modeling solutions and the leading technology provider for Design-for-Yield (DFY) applications, today launched NanoSpice™, the next-generation high-capacity, high-performance parallel SPICE simulator for giga-scale circuit simulation.

In announcing NanoSpice, ProPlus unveiled an innovative licensing model with simplified and practical control for parallelization, making it a cost-effective and powerful choice for advanced circuit simulations that designers typically don’t have.

“New simulation technology is essential for deep nanometer technology designs where process variations significantly impact circuit yield and performance,” affirms Dr. Zhihong Liu, ProPlus’ executive chairman, who adds that designers cannot settle for capacity or performance and sacrifice accuracy. “Demand has never been greater for highly accurate, giga-scale simulations for large post-layout designs.”

The need for giga-scale simulations is being driven by complex designs and because of the large number of simulations required to design for variation effects. Traditional SPICE simulators lack capacity requirements even with parallelization. FastSPICE simulators that deliver capacity at the cost of accuracy are losing steam as an increasing number of designs require post-layout verification that weakens circuit hierarchy. FastSPICE’s table model approach, as well as its approximated matrix solutions, is prone to unreliable results and poor usability for complicated giga-scale designs with multiple operating modes and supply voltages.

Introducing NanoSpice, Giga-Scale Pure SPICE Circuit Simulator

NanoSpice is a pure SPICE circuit simulator matching the industry’s highest accuracy standard. Because it shares the same core SPICE engine with ProPlus’ BSIMProPlus™, the de-facto golden device modeling software used by all leading foundries, it has built-in foundry-validated accuracy and compatibility. It has full SPICE analysis features and supports industry-standard inputs and outputs.

NanoSpice runs 10 to more than 100 times faster than traditional SPICE simulators. It is able to handle all circuit types, with an ability to simulate large-scale circuits of 50-million or more elements for generic circuit types, and 100-million or more elements for memory circuits.

It is ideally suited for applications such as memory, analog/mixed-signal, I/O, custom digital and standard cell design. NanoSpice handles challenging designs, including the characterization of large embedded SRAM blocks, post-layout analysis of analog circuits, sign-off simulation of full-chip power integrated circuit (IC) or wireless transceiver circuits, and accurate clock tree and critical path analysis.

For example, NanoSpice was used to simulate a multi-million element, post-layout analog/digital converter (ADC) circuit in less than two days with pure SPICE-comparable accuracy measured in signal-to-noise ratio (SNR). Other parallel SPICE simulators took several weeks to complete this task.

In another example, a 50-million transistor SRAM block was successfully simulated using NanoSpice in memory mode when other parallel SPICE simulators could not run a design this large.

Developed to enable giga-scale simulation and for handling process variations from 3-sigma to high-sigma Monte Carlo simulations with full matrix solving and without approximations in model calculations, NanoSpice uses effective model-handling and high-performance parallelization technology with high memory efficiency. In a recent evaluation, NanoSpice ran sign-off simulation on a 576-million element, full-chip memory circuit in eight hours using eight threads with 15 gigabytes of memory consumption.

NanoSpice is tightly integrated with ProPlus’  DFY platform NanoYield™ for variation analysis with efficient process, voltage and temperature (PVT) corner sampling, fast Monte Carlo or silicon-proven, high-sigma sampling with technology licensed from IBM.

When a large number of simulations are required, NanoYield enables near-linear scaling over multiple CPUs on a server or distributed computer farm, delivered through a cost-effective parallelization license model. The tight integration between NanoSpice and NanoYield can accelerate variation analysis to achieve the optimum yield versus power, performance and area trade-off by more than 20 times over using NanoYield with an external simulator.

Availability and Webinar

NanoSpice is shipping now. Pricing is available upon request.

ProPlus will host a 60-minute webinar titled, “NanoSpice: Giga-scale Pure SPICE Simulator to Design-for-Yield –– taking Parallel SPICE capacity to the next level,” Thursday, April 25, at 11 a.m. P.D.T. through the EE Times TechOnline Webinar series.

For more details on NanoSpice, visit http://tiny.cc/ytwkuw.

About ProPlus Design Solutions

ProPlus Design Solutions, Inc. delivers Electronic Design Automation (EDA) solutions that enhance the link between design and manufacturing. It provides unique Design-for-Yield (DFY) solutions that integrate device modeling software, a parallel SPICE circuit simulator and variation analysis tools. Products include: BSIMProPlus™, a leading device modeling technology platform for nanometer devices; NanoSpice™, a high-capacity, high-performance parallel SPICE simulator for giga-scale circuit simulation; and NanoYield™, a variation analysis platform for yield versus power, performance and area trade-off of memory, analog and digital circuit designs. ProPlus has R&D centers in San Jose, Calif., and Beijing and Jinan, China, and sales offices in Tokyo, Japan, Hsinchu, Taiwan, and Shanghai, China. More information about ProPlus Design Solutions can be found at www.proplussolution.com.

Leave a Reply

featured blogs
Apr 25, 2024
Structures in Allegro X layout editors let you create reusable building blocks for your PCBs, saving you time and ensuring consistency. What are Structures? Structures are pre-defined groups of design objects, such as vias, connecting lines (clines), and shapes. You can combi...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Enabling IoT with DECT NR+, the Non-Cellular 5G Standard
In the ever-expanding IoT market, there is a growing need for private, low cost networks. In this episode of Chalk Talk, Amelia Dalton and Heidi Sollie from Nordic Semiconductor explore the details of DECT NR+, the world’s first non-cellular 5G technology standard. They investigate how this self-healing, decentralized, autonomous mesh network can help solve a variety of IoT connectivity issues and how Nordic is helping designers take advantage of DECT NR+ with their nRF91 System-in-Package family.
Aug 17, 2023
30,317 views