industry news
Subscribe Now

HiSilicon Chooses Synopsys’ PrimeTime ADV for Faster Timing Closure

MOUNTAIN VIEW, Calif., Oct. 8, 2014 /PRNewswire/ —

Highlights

  • HiSilicon has chosen PrimeTime ADV for timing closure in advanced IC design flow
  • Accurate single-pass timing and power closure with outstanding quality of results (QoR)accelerate time to market
  • HiSilicon achieves multiple successful tapeouts with PrimeTime ADV, including their first FinFET design

Synopsys, Inc. (Nasdaq: SNPS), a global leader providing software, IP and services used to accelerate innovation in chips and electronic systems, today announced that HiSilicon Technologies, a leading end-to-end chipset solution provider for telecom network, wireless terminal and digital media, has chosen Synopsys’ PrimeTime® ADV product for timing closure. The latest technology innovations in PrimeTime ADV, including signoff-driven, physically-aware engineering change order (ECO) and power recovery, were essential to accelerating design closure on key HiSilicon projects.

“At HiSilicon, time-to-market is a critical factor of our success in the competitive communications market,” said Bruce Bin, sr. director, HiSilicon Technologies Co., Ltd. “Deploying a design flow that delivers fast, high-quality results can accelerate our design cycle by valuable weeks. As a result, we have chosen PrimeTime ADV for our design closure flow for all projects at various technology nodes. On a recent 16-nm FinFET tapeout, PrimeTime ADV provided fast, accurate and predictable design closure that helped us reach aggressive performance and power targets on time.”

HiSilicon has deployed new PrimeTime technologies to ensure signoff-accurate and rapid design closure with Synopsys’ Galaxy™ Design Platform, including:

  • Advanced waveform propagation for signoff-accurate results on FinFET designs, including impact of increased Miller effect and resistance
  • Placement density-aware ECO to achieve a 99.7 percent single-pass fix rate and excellent convergence with IC Compiler™ minimal physical impact (MPI) technology, resulting in 0.1 micrometer average cell movement
  • Route-based ECO insertion to provide best QoR and minimize route change during IC Compiler ECO implementation
  • Leakage recovery to reduce leakage power up to 10 percent in addition to IC Compiler final-stage leakage recovery with no signoff timing impact

“HiSilicon is one of the leading chipset solution providers in the competitive wireless and networking markets, where timing closure is a key focus,” said Antun Domic, senior vice president and general manager, Synopsys Design Group. “Our partnership with HiSilicon has benefitted both companies by creating unique technologies in PrimeTime ADV, and we are pleased that they have chosen it for their design closure flow.”

About Synopsys

Synopsys, Inc. (Nasdaq:SNPS) accelerates innovation in the global electronics market. As a leader in electronic design automation (EDA) and semiconductor IP, its software, IP and services help engineers address their design, verification, system and manufacturing challenges. Since 1986, engineers around the world have been using Synopsys technology to design and create billions of chips and systems. Learn more at www.synopsys.com.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Extend Coin Cell Battery Life with Nexperia’s Battery Life Booster
Sponsored by Mouser Electronics and Nexperia
In this episode of Chalk Talk, Amelia Dalton and Tom Wolf from Nexperia examine how Nexperia’s Battery Life Booster ICs can not only extend coin cell battery life, but also increase the available power of these batteries and reduce battery overall waste. They also investigate the role that adaptive power optimization plays in these ICs and how you can get started using a Nexperia Battery Life Booster IC in your next design.  
Mar 22, 2024
5,563 views