industry news
Subscribe Now

EMA TimingDesigner Integrated with Cadence Allegro Sigrity SI for DDRx Sign-Off

Rochester, NY (April 1, 2014) – EMA Design Automation (ema-eda.com), a full-service provider of Electronic Design Automation (EDA) solutions, today announced TimingDesigner 9.4, which is tightly integrated with the Cadence® Allegro® Sigrity™ SI solution to provide a unique, highly-automated timing closure environment for DDRx interface design and sign-off. “This integration allows the Sigrity solution to automatically export cycle-accurate timing simulation results to TimingDesigner for graphical viewing and analysis,” said Manny Marcano, president and CEO of EMA. “This is the only solution on the market which combines power-aware sign-off-level simulation accuracy with fully parameterized timing diagrams to ensure DDRx sign-off success.”

One of the larger challenges with DDRx design is the amount of data that needs to be analyzed to ensure a working system. Thousands of measurements must be taken by the simulation tool to help the designer qualify their interface. The majority of these measurements are relational in nature and require an understanding of all the signals involved to properly confirm that the requirement being measured has passed. Without proper context it can be very difficult to fully understand the implications of the simulation results and their effects on system timing.

Competitive simulation environments only provide the designer with a large spreadsheet consisting of a massive amount of data but no context with which to assess compliance or document timing closure. TimingDesigner is able to bring the Sigrity power-aware analysis data sets into context using timing diagrams to display the data in a visual format. The design team can then quickly, and with a high degree of confidence, identify potential problems in context and even make on-the-fly adjustments in TimingDesigner to test potential solutions before re-simulating or making a change in implementation. Upon signoff, TimingDesigner provides DDRx interface documentation showing the timing margin between all critical interface signals.

“Achieving reliable DDRx signoff is a significant challenge for our customers,” said Vinod Kariat, vice president of R&D for Simulation Products at Cadence Design Systems. “By collaborating with EMA, we are able to provide this unique DDRx timing solution leveraging the unparalleled accuracy of power-aware simulation from the Sigrity solution with the advanced visualization and static timing analysis capabilities of TimingDesigner.”

For more information or a demo of the TimingDesigner 9.4 capabilities, visit EMA at ema-eda.com/td94 or call 800-813-7494, or contact your local Cadence AE or salesperson.

About EMA Design Automation, Inc.

EMA Design Automation is a leader in product development solutions offering a complete range of electrical and mechanical CAD tools, product lifecycle management systems, services, training, and technical support.  EMA is a Cadence® Channel Partner serving all of North America and an Autodesk Authorized Value Added Reseller.  EMA manufactures EDABuilder®, the Component Information Portal™ (CIP), TimingDesigner®, and CircuitSpace®, and all are distributed through a worldwide network of value added resellers.  EMA is a privately held corporation headquartered in Rochester, New York.  Visit EMA at ema-eda.com for more information.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

Introducing Altera® Agilex 5 FPGAs and SoCs

Sponsored by Intel

Learn about the Altera Agilex 5 FPGA Family for tomorrow’s edge intelligent applications.

To learn more about Agilex 5 visit: Agilex™ 5 FPGA and SoC FPGA Product Overview

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

OPTIGA™ TPM SLB 9672 and SLB 9673 RPI Evaluation Boards
Sponsored by Mouser Electronics and Infineon
Security is a critical design concern for most electronic designs today, but finding the right security solution for your next design can be a complicated and time-consuming process. In this episode of Chalk Talk, Amelia Dalton and Andreas Fuchs from Infineon investigate how Infineon’s OPTIGA trusted platform module can not only help solve your security design concerns but also speed up your design process as well.
Jun 26, 2023
35,450 views