industry news
Subscribe Now

Synopsys Optimizes DesignWare IP for PCI Express 4.0 Architecture to Reduce Latency by up to 20 Percent

MOUNTAIN VIEW, Calif., June 21, 2016 /PRNewswire/ —

Highlights:

  • Synopsys’ optimized PHY and Controller IP for PCI Express architecture reduces latency by 20 percent and area by 15 percent
  • Lane margining capability assesses system performance for design robustness
  • Testing within the ecosystem ensures interoperability and reduces integration risk
  • See demonstrations at PCI-SIG DevCon in Santa Clara, CA, June 28-29         

Synopsys, Inc. (Nasdaq:SNPS), today announced the immediate availability of its optimized DesignWare® PHY and Controller IP Solution for PCI Express® (PCIe®) 4.0 architecture, which reduces latency by up to 20 percent and area by 15 percent compared to the previous implementation.  The PCI Express PHY and Controller IP supports lane margining, allowing system designers to assess performance variation tolerance for design robustness. By supporting the latest PCI Express 4.0 specification, the DesignWare IP solution provides proven interoperability and addresses the stringent performance requirements of cloud computing and automotive applications.

“Synopsys’ DesignWare PHY and Controller IP for PCI Express 4.0 technology has been tested for interoperability using the Teledyne LeCroy Summit Z416 Protocol Analyzer/Exerciser, which is targeted to test for PCIe 4.0 compliance in the near future,” said John Wiedemeier, product marketing manager at Teledyne LeCroy. “This is an important indicator to all designers and the ecosystem that the DesignWare IP works as expected and meets the latest PCI Express specification requirements, mitigating risk and accelerating time-to-market.” 

In the transition from the PCI Express 2.0 to PCI Express 3.0 specification, increases in speed, protocol changes and new equalization schemes led to design complexities and silicon issues. To ease the transition to the PCI Express 4.0 architecture, to provide more visibility into the performance of the interface, and to help designers to quickly diagnose issues and validate silicon, Synopsys offers extensive error injection and debug capabilities for silicon analysis along with built-in self-test (BIST) and automatic test equipment (ATE) test vectors for a complete at-speed production testing. In addition, designers can utilize Synopsys’ available IP Prototyping Kits and IP Virtualizer Development Kits for PCI Express 4.0 technology to accelerate their SoC and software development.

“Our customers are consistently challenged with meeting their design performance and area requirements for advanced data-intensive cloud computing applications,” said John Koeter, vice president of marketing for IP and prototyping at Synopsys. “By providing an optimized PCI Express IP solution that significantly reduces latency and area, Synopsys is enabling designers to meet their key design requirements and deliver differentiated products.”

Availability and Additional Resources

The complete DesignWare IP Solution for PCI Express technology, supporting transfer speeds from 16 GT/s down to 2.5 GT/s on a range of process nodes from 65-nanometer (nm) to 10-nm FinFET, is available now. The IP Prototyping Kits, Software Development Kits, and verification IP for PCI Express 4.0 technology are also available now.

Hear Synopsys presentations and see the latest DesignWare IP for PCIe demonstrations at PCI-SIG® DevCon in Santa Clara, CA, June 28-29, 2016.

About DesignWare IP

Synopsys is a leading provider of high-quality, silicon-proven IP solutions for SoC designs. The broad DesignWare IP portfolio includes logic libraries, embedded memories, embedded test, analog IP, wired and wireless interface IP, security IP, embedded processors and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys’ IP Accelerated initiative offers IP prototyping kits, IP software development kits and IP subsystems. Synopsys’ extensive investment in IP quality, comprehensive technical support and robust IP development methodology enable designers to reduce integration risk and accelerate time-to-market. For more information on DesignWare IP, visit http://www.synopsys.com/designware.

About Synopsys

Synopsys, Inc. (Nasdaq:SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As the world’s 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP, and is also growing its leadership in software quality and security solutions. Whether you’re a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest quality and security, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.

PCI-SIG®, PCI Express®, PCIe® are trademarks or registered trademarks of PCI-SIG.

Leave a Reply

featured blogs
Apr 25, 2024
Structures in Allegro X layout editors let you create reusable building blocks for your PCBs, saving you time and ensuring consistency. What are Structures? Structures are pre-defined groups of design objects, such as vias, connecting lines (clines), and shapes. You can combi...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Intel AI Update
Sponsored by Mouser Electronics and Intel
In this episode of Chalk Talk, Amelia Dalton and Peter Tea from Intel explore how Intel is making AI implementation easier than ever before. They examine the typical workflows involved in artificial intelligence designs, the benefits that Intel’s scalable Xeon processor brings to AI projects, and how you can take advantage of the Intel AI ecosystem to further innovation in your next design.
Oct 6, 2023
25,705 views