industry news
Subscribe Now

UltraSoC selected by Andes for RISC-V development with trace and debug

Cambridge, UK – 30th April 2018: UltraSoC today announced that Andes Technology, the leading and established CPU IP supplier in Asia, has adopted UltraSoC’s advanced embedded analytics technology for use in its AndesCore range of RISC-V processors. Andes will leverage UltraSoC’s unique intellectual property (IP) offering, including the industry’s only commercial RISC-V processor trace solution, to accelerate development and enhance debugging of embedded products for sophisticated applications including Artificial Intelligence (AI), computer vision, network controllers, and storage.

The two companies will collaborate to demonstrate a complete RISC-V development, debug, and trace flow at the upcoming RISC-V Workshop (May 7 – 10, Universitat Poletècnica de Catalunya, Spain).

UltraSoC is the only company offering a commercial RISC-V development environment, with SoC analytics, processor trace and other options available to meet the needs of end customers. A pioneer in the industry, UltraSoC developed processor trace for RISC-V in 2017, and shortly afterwards offered its trace specification for use by the RISC-V Foundation as part of its standardization effort. The company remains fully committed to supporting the RISC-V Foundation standard run-control/debug and the proposed processor trace format, in line with its wider strategy of providing integrated debug and development solutions for any processor architecture.

Andes’ cores are based on the high-performance AndeStar™ V5 32-bit and 64-bit architectures. The partnership with UltraSoC allows customers for Andes V5 N25 and NX25 processors to have advanced embedded analytics capabilities integrated as an option. Customers using Andes’ high-performance 32 and 64-bit processor cores gain access to UltraSoC’s SoC analytics and debug IP in addition to RISC-V processor trace, which together give designers full visibility not only of the performance of the core but into the operation of the entire system.

Andes has adopted RISC-V for its fifth generation processor architecture, the AndeStar V5, and launched two high-end processor cores in its AndesCore™ family of configurable processor IP: the 32-bit N25 and the 64-bit NX25. Both are RISC-V based and deliver in excess of 3.4 CoreMark/MHz, with gate counts as small as 30K (N25) and 50K (NX25), and a maximum clock rate of 1.1 GHz when using TSMC’s 28nm HPC process. The N25 and NX25 are both ideal for high-speed control tasks, and customers choosing either core will benefit from access to UltraSoC’s embedded intelligence.

Charlie Su, CTO and Senior VP of Andes, commented: “The N25 and NX25 AndesCore processors are selected by our customers for their exceptional performance/power, flexible configurations, and comprehensive development tools. Choosing UltraSoC as our preferred partner for embedded analytics, trace and validation gives our customers an advanced development environment with insight into SoC operations and processor execution without disturbing target behaviour. UltraSoC has shown itself to be committed to the development of the RISC-V ecosystem and hence it is clearly the best partner for our V5 RISC-V architecture. We are delighted to already be engaged with multiple mutual customers using Andes processor N25/NX25 with UltraSoC’s IP and trace solution to address their demanding applications.”

Rupert Baines, CEO of UltraSoC commented: “We are delighted to be working with Andes on its innovative processor cores for RISC-V, and collaborating with mutual customers on implementations which utilize the power of its leading V5 AndeStar architecture and enable designers full access to the system with the support of UltraSoC’s SoC analytics and debug IP, and processor trace.”

RISC-V is an open source instruction set architecture, initially developed by UC Berkeley now being rapidly more widely adopted. UltraSoC and Andes are active members of the RISC-V Foundation, and play active roles in its development. Both companies also participate in all RISC-V Workshops, and will be involved in the upcoming 8th RISC-V workshop in Barcelona.

UltraSoC is committed to offering the best tools for giving designers of complex systems invaluable insight into the performance of both hardware and software, throughout any electronic system – and importantly, during its operation, not only during its design. The benefits this delivers have significant impact on safety, security, performance and power consumption. Designers are able to monitor, to understand how hardware and software are working together, and to fine-tune a system, even when it is incorporated into an overall system design. Using UltraSoC embedded analytics can slash development costs by 25% as well as the incalculable savings and competitive advantages of avoiding redesigns, and improvements in time to market.

About Andes Technology

Andes Technology, the first CPU IP supplier in Asia, has been devoting to the development of innovative high-performance/low-power 32/64-bit processors and associated SoC platforms since its foundation in 2005. Its powerful CPU lineup covering entry-level, mid-range, high-end, extensible and security families has achieved design wins in numerous embedded applications across the world, making a cumulative record of over 2.5 billion SoC shipment containing Andes IP up to 2017. While delivering advanced features based on proprietary ISAs, Andes is also the first mainstream CPU vendor adopting the open RISC-V.

For more information please visit: http://www.andestech.com/

About UltraSoC

UltraSoC is a pioneering developer of analytics and monitoring technology at the heart of the systems-on-chip (SoCs) that power today’s electronic products. The company’s embedded analytics technology allows product designers to add advanced cybersecurity, functional safety and performance tuning features; and it helps resolve critical issues such as increasing system complexity and ever-decreasing time-to-market. UltraSoC’s technology is delivered as semiconductor IP and software to customers in the consumer electronics, computing and communications industries.

For more information visit www.ultrasoc.com

Leave a Reply

featured blogs
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....
Apr 18, 2024
Analog Behavioral Modeling involves creating models that mimic a desired external circuit behavior at a block level rather than simply reproducing individual transistor characteristics. One of the significant benefits of using models is that they reduce the simulation time. V...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

Stepper Motor Basics & Toshiba Motor Control Solutions
Sponsored by Mouser Electronics and Toshiba
Stepper motors offer a variety of benefits that can add value to many different kinds of electronic designs. In this episode of Chalk Talk, Amelia Dalton and Doug Day from Toshiba examine the different types of stepper motors, the solutions to drive these motors, and how the active gain control and ADMD of Toshiba’s motor control solutions can make all the difference in your next design.
Sep 29, 2023
25,695 views