industry news
Subscribe Now

Synopsys’ Fusion Compiler Enables Renesas to Accelerate Delivery of Next-Generation Automotive Designs

Fusion Compiler Continues Strong Deployment Momentum at Market-Leading Semiconductor Companies

MOUNTAIN VIEW, Calif., March 14, 2019 /PRNewswire/ —

Highlights:

  • Fusion Compiler deployed across Renesas’ high-value automotive portfolio that includes high-end SoCs and mission-critical microcontroller IC designs
  • Unique full-flow common data model coupled with a unified optimization architecture delivers best-in-class timing and power QoR and optimal design area
  • Unrivaled capacity and throughput enable multimillion-instance designs for highest designer productivity and fastest time-to-market

Synopsys, Inc. (Nasdaq: SNPS) today announced that Renesas Electronics Corporation has deployed Synopsys’ Fusion Compiler RTL-to-GDSII implementation solution for its high-performance automotive system-on-chips (SoCs) and mission-critical microcontrollers (MCUs) to accelerate broad market access to next-generation automotive designs. Fusion Compiler delivered optimal timing and power quality-of-results (QoR), smaller area, and faster time-to-results (TTR) on multiple production designs during Renesas’ extensive validation process. After successfully realizing the compelling benefits of the solution on initial designs, Renesas is broadly deploying Fusion Compiler to extend the benefits to its automotive design teams. Renesas will join other market-leading semiconductor companies to share its experiences with Fusion Compiler at the Lunch-and-Learn Panel at the Synopsys Users Group (SNUG®) Silicon Valley Conference at the Santa Clara Convention Center on March 21, 2019.

“Fusion Compiler was unveiled last November, setting a new bar for power, performance, area, and designer productivity,” said Shankar Krishnamoorthy, senior vice president of engineering, Synopsys Design Group. “Seeing our leading-edge customers across multiple market segments quickly realize the benefits of our solution and achieve rapid deployment is a strong affirmation of the readiness and unique value of this innovative RTL-to-GDSII product. Renesas’ broad adoption of Fusion Compiler is a significant endorsement, and we are committed to continue collaborating with Renesas and other market leaders in the design of state-of-the-art chips for automotive and other applications.”

“As the leading supplier of automotive SoC and microcontroller products, Renesas is pushing the limits of power and performance efficiency to continue to deliver highly-differentiated products for the next generation of connected and autonomous cars,” said Tatsuji Kagatani, vice president, Shared R&D Division 2, Broad-based Solution Business Unit, Renesas Electronics Corporation. “Synopsys’ Fusion Compiler consistently delivered superior power, performance, and full-flow productivity on our production tapeout designs. We are confident that this new Synopsys product will continue to be instrumental to achieving our ambitious goals and help us accelerate innovations for our advanced products.”

Fusion Compiler is uniquely architected to enable design teams to achieve the optimal levels of power, performance, and area (PPA) in the most convergent manner to ensure the fastest and most predictable TTR. Built using a single, highly-scalable data model, and based around an analysis backbone that leverages technology from the industry’s golden-signoff analysis tools, Fusion Compiler guarantees that these critical PPA metrics are optimized efficiently and effectively throughout the full RTL-to-GDSII design flow. Fusion Compiler delivers best-in-class PPA through a highly-leveraged optimization framework, resulting in a fully-unified physical synthesis and optimization methodology where industry-leading technologies can be deployed at any point throughout the flow for maximum effect. This groundbreaking approach delivers up to 20 percent better timing, 10-15 percent better total power, and up to 5 percent better area compared to using a traditional combination of front- and back-end tools. Additionally, Fusion Compiler’s novel synthesis engine has been further enhanced to support innovative hierarchical design flows and global design planning methodologies to provide significant productivity gains.

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software partner for innovative companies developing the electronic products and software applications we rely on every day. As the world’s 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you’re a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.

Leave a Reply

featured blogs
Apr 19, 2024
In today's rapidly evolving digital landscape, staying at the cutting edge is crucial to success. For MaxLinear, bridging the gap between firmware and hardware development has been pivotal. All of the company's products solve critical communication and high-frequency analysis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

The Future of Intelligent Devices is Here
Sponsored by Alif Semiconductor
In this episode of Chalk Talk, Amelia Dalton and Henrik Flodell from Alif Semiconductor explore the what, where, and how of Alif’s Ensemble 32-bit microcontrollers and fusion processors. They examine the autonomous intelligent power management, high on-chip integration and isolated security subsystem aspects of these 32-bit microcontrollers and fusion processors, the role that scalability plays in this processor family, and how you can utilize them for your next embedded design.
Aug 9, 2023
29,993 views