industry news
Subscribe Now

SLX FPGA v2019.4 Delivers an Average of 45X HLS Performance Improvement

San Jose, CA – December 16,  2019 – Silexica (silexica.com) has announced the release of SLX FPGA v19.4. Designed to help developers prepare and optimize C/C++ code for high-level synthesis (HLS) in Xilinx’s VivadoTM and VitisTM  HLS design flows. SLX FPGA v19.4 provides performance improvements that deliver, on average, a 45x increase in performance by leveraging SLX’s FPGAs parallelism detection and automatic HLS pragma insertion when compared to no HLS pragmas.

Maximizing Design Performance 

Adopting an HLS methodology presents challenges that must be considered and overcome during the design process. SLX FPGA tackles the challenges associated with the HLS design flow, including non-synthesizable C/C++ code, non-hardware aware C/C++ code, detecting application parallelism, and pragma insertion location to help engineers prepare and optimize their C/C++ application code for HLS.

“The release of SLX FPGA v19.4 represents another significant step forward in bridging the gap between software development and designing an FPGA,” said Jordon Inkeles, VP of Product at Silexica.  “Using Xilinx Vivado HLS design flow with Silexica’s advanced C/C++ analysis, SLX FPGA provides unmatched insights into application code to help Xilinx’s customers maximize their design performance.”

SLX FPGA helps enable software developers save months of development effort by performing:

  • Guided and automatic refactoring of non-synthesizable code written in C/C++
  • Detecting C/C++ code that can be executed in parallel to optimize performance
  • Automatic insertion of optimized pragmas to guide the Vivado HLS compiler

“Design space exploration can be quite difficult with high-level synthesis-based designs,” said Hiroaki Yamashita, Senior Professional Engineer at Fujitsu Kyushu Network Technologies Limited. “SLX FPGA provides insights into our C/C++ applications that allow us to make informed design decisions and help us significantly reduce the amount of time required to complete an HLS based design.”

New features and enhancements to SLX FPGA v19.4 include:

  • Support for Arbitrary Precision Integer Data Types provides parallelism detection and analysis tools to support applications that utilize arbitrary precision integers (“ap_int” and “ap_uint”). This enables SLX FPGA v19.4 to perform parallelism detection in loops that use variables for processing, allowing for the generation of pragmas on these loops.
  • Improved Synthesizability Checks and Guidance to support C++ specific constructs and warn the user when non-synthesizable code is used. When non-synthesizable constructs are found, SLX FPGA provides guidance for re-writing the code to be synthesizable.
  • Function Mapping Editor provides a centralized location that displays the project’s functions and their dependencies via a function mapping graph, as well as each function’s properties. The new function mapping editor allows for faster design iterations and further enhances the productivity of the engineers using SLX FPGA v19.4.
  • Modeling of Platform Interfaces allows the configuration of interfaces and bandwidth that are available to synthesizable (top-level hardware) functions.
  • Analysis time improvements reduce the time required for SLX FPGA to analyze user’s code, further reducing the development time required to optimize code for HLS.

Please contact us if you are interested in seeing a live demo or exploring an evaluation of SLX FPGA.

About Silexica

Silexica provides software development solutions that enable technology companies to take intelligent products from concept to deployment by mastering state-of-the-art computing at the edge. The SLX programming tools analyze how software runs on heterogeneous compute platforms and provide deep system understanding for the developer.

Founded in 2014, Silexica has received $28M in funding. Headquartered in Germany with offices in the US and Japan, Silexica’s team of leading software engineers supports hardware and software engineers in the automotive & ADAS, aerospace & defense, 5G wireless, robotics, and other rapidly transforming industries.

 

 

Leave a Reply

featured blogs
Apr 25, 2024
Cadence's seven -year partnership with'¯ Team4Tech '¯has given our employees unique opportunities to harness the power of technology and engage in a three -month philanthropic project to improve the livelihood of communities in need. In Fall 2023, this partnership allowed C...
Apr 24, 2024
Learn about maskless electron beam lithography and see how Multibeam's industry-first e-beam semiconductor lithography system leverages Synopsys software.The post Synopsys and Multibeam Accelerate Innovation with First Production-Ready E-Beam Lithography System appeared fir...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Littelfuse Protection IC (eFuse)
If you are working on an industrial, consumer, or telecom design, protection ICs can offer a variety of valuable benefits including reverse current protection, over temperature protection, short circuit protection, and a whole lot more. In this episode of Chalk Talk, Amelia Dalton and Pete Pytlik from Littelfuse explore the key features of protection ICs, how protection ICs compare to conventional discrete component solutions, and how you can take advantage of Littelfuse protection ICs in your next design.
May 8, 2023
41,599 views