industry news
Subscribe Now

RISC-V Paper by Imperas at 15th International System-on-Chip (SoC) Conference 2017

Imperas Presenting on Accelerated Software Development, Debug and Test for RISC-V Platforms

Oxford, United Kingdom, October 3rd, 2017 – Imperas Software Ltd., the leader in high-performance software simulation and virtual platforms, will participate in the 15th International System-on-Chip (SoC) Conference, with Larry Lapides presenting a paper: “RISC-V Models and Simulation Enable Early Software Bring Up“.

The 15th International System-on-Chip (SoC) Conference will be held October 18 – 19, 2017 at the University of California, Irvine (UCI) – Calit2.  The theme for this year’s conference is “Secure and Intelligent Silicon Systems for Emerging Applications.”

Paper: RISC-V Models and Simulation Enable Early Software Bring Up

  • As RISC-V processor cores start to be designed into new SoCs, software requirements need to be considered.  One of the issues with moving to RISC-V based SoCs is porting operating systems, drivers, firmware and applications from existing platforms.  Can this be easily accomplished?  Can it be accomplished, in the majority, before silicon is available?  Virtual platforms, or software simulation, can help accelerate this porting and bring up process.  Virtual platforms provide a near real time software simulation environment for executing the actual software binaries, plus have full debug, analysis and test tools.
  • Now there are not only models of RISC-V processor cores – generic RISC-V, SiFive, Andes; 32 and 64 bit cores – but also models of platforms running operating systems.  These Extendable Platform Kits (EPKs) enable software engineers to quickly get started, months before any hardware, even FPGA prototypes, are available.  For example, there is an EPK available of a Microsemi platform, using a SiFive E31 RV32-based core, running FreeRTOS.
  • Virtual platform environments also enable the use of debug, analysis and test tools, not only for RISC-V, but in the case of a heterogeneous platform, supporting the multiple processors on the platform.  Also, as Agile methods, including Continuous Integration Continuous Test (CICT) are adopted by embedded software teams, virtual platforms with their ease of automation enable this technology to be implemented.
  • This presentation will provide a summary of the RISC-V processor models available through the Open Virtual Platforms (OVP) website (www.OVPworld.org), show a demo of the Imperas Microsemi E31/FreeRTOS EPK, and discuss the use of virtual platforms in accelerating migration to RISC-V based SoCs and improving software quality.

When: Exhibit and workshops, October 18 – 19, 2017. Paper Wednesday October 18, 2:20 – 2:50PM.

Where: University of California, Irvine, 4100 Calit2 Bldg. #325, Irvine, CA 92697.

To set up meetings with Imperas, please email sales@imperas.com.

For more information on the 15th International System-on-Chip (SoC) Conference, see http://www.socconference.com.

About Imperas

For more information about Imperas, please see www.imperas.com. Follow us on twitter @ImperasSoftware, on LinkedIn and on YouTube.

Leave a Reply

featured blogs
May 8, 2024
Learn how artificial intelligence of things (AIoT) applications at the edge rely on TSMC's N12e manufacturing processes and specialized semiconductor IP.The post How Synopsys IP and TSMC’s N12e Process are Driving AIoT appeared first on Chip Design....
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Achieve Greater Design Flexibility and Reduce Costs with Chiplets

Sponsored by Keysight

Chiplets are a new way to build a system-on-chips (SoCs) to improve yields and reduce costs. It partitions the chip into discrete elements and connects them with a standardized interface, enabling designers to meet performance, efficiency, power, size, and cost challenges in the 5 / 6G, artificial intelligence (AI), and virtual reality (VR) era. This white paper will discuss the shift to chiplet adoption and Keysight EDA's implementation of the communication standard (UCIe) into the Keysight Advanced Design System (ADS).

Dive into the technical details – download now.

featured chalk talk

OPTIGA™ TPM SLB 9672 and SLB 9673 RPI Evaluation Boards
Sponsored by Mouser Electronics and Infineon
Security is a critical design concern for most electronic designs today, but finding the right security solution for your next design can be a complicated and time-consuming process. In this episode of Chalk Talk, Amelia Dalton and Andreas Fuchs from Infineon investigate how Infineon’s OPTIGA trusted platform module can not only help solve your security design concerns but also speed up your design process as well.
Jun 26, 2023
36,468 views