industry news
Subscribe Now

JLQ Technology Selects Synopsys DesignWare IP to Accelerate Development of Next-Generation SoCs

Synopsys, Inc. (Nasdaq: SNPS) today announced that JLQ Technology Co., Ltd. has selected Synopsys DesignWare® Interface IP to accelerate development of its new generation of high-performance, low-power systems-on-chips (SoCs) for a range of applications. JLQ chose Synopsys’ silicon-proven DesignWare IP, including USB, MIPI, DDR, and more, due to Synopsys’ established track record of providing high-quality IP solutions that have enabled JLQ to deliver the best combination of performance, power, and area for their target applications. JLQ Technology develops mobile chips and solutions, as well as SoCs for intelligent IoT products including smart cameras, smart players, and industrial robots to contribute to the development of a more connected world.

“As we grow into a world-class fabless semiconductor company, we rely on high-quality IP to help us lower our design risk, differentiate our SoCs, and accelerate our time-to-market,” said Liang Chen, vice president of project engineering at JLQ Technology. “Our collaboration with Synopsys through the years has enabled us to successfully build highly competitive products that are shipping in volume. We selected Synopsys, the leading provider of interface IP, due to their unmatched technical expertise and responsive local support infrastructure.”

“Synopsys is at the forefront of providing high-quality IP solutions that give designers a competitive edge in their markets,” said John Koeter, senior vice president of marketing and strategy for IP at Synopsys. “As the leading provider of interface IP, Synopsys is an active contributor to all of the major standards bodies, helping to drive wide adoption of new protocols and enabling designers to integrate the necessary functionality into their designs with significantly less risk.”

Availability

DesignWare USB, MIPI, and DDR IP solutions are available now.

Leave a Reply

featured blogs
Mar 29, 2024
By Mark Williams, Sr Software Engineering Group Director Translator: Masaru Yasukawa 差動アンプはã1つの入力信号ではなく2つの入力信号間の差にゲインをé...
Mar 26, 2024
Learn how GPU acceleration impacts digital chip design implementation, expanding beyond chip simulation to fulfill compute demands of the RTL-to-GDSII process.The post Can GPUs Accelerate Digital Design Implementation? appeared first on Chip Design....
Mar 21, 2024
The awesome thing about these machines is that you are limited only by your imagination, and I've got a GREAT imagination....

featured video

We are Altera. We are for the innovators.

Sponsored by Intel

Today we embark on an exciting journey as we transition to Altera, an Intel Company. In a world of endless opportunities and challenges, we are here to provide the flexibility needed by our ecosystem of customers and partners to pioneer and accelerate innovation. As we leap into the future, we are committed to providing easy-to-design and deploy leadership programmable solutions to innovators to unlock extraordinary possibilities for everyone on the planet.

To learn more about Altera visit: http://intel.com/altera

featured chalk talk

PIC32CX-BZ2 and WBZ451 Multi-Protocol Wireless MCU Family
Sponsored by Mouser Electronics and Microchip
In this episode of Chalk Talk, Amelia Dalton and Shishir Malav from Microchip explore the benefits of the PIC32CX-BZ2 and WBZ45 Multi-protocol Wireless MCU Family and how it can make IoT design easier than ever before. They investigate the components included in this multi-protocol wireless MCU family, the details of the software architecture included in this solution, and how you can utilize these MCUs in your next design.
May 4, 2023
37,924 views