industry news
Subscribe Now

XJTAG® Announces Free DFT Extension for Altium Designer®

Key Points:
     New easy to use Design For Test (DFT) tool for Altium Designer
     Free extension available to all Altium Designer users
     Avoid costly re-spins by catching errors at the design stage
     Find errors in a boundary scan chain before producing any hardware
     Harness the full power of boundary scan to improve testability

Cambridge, England, February 18th, 2016 – XJTAG®, a world leading supplier of boundary scan technology, will officially launch the XJTAG DFT Assistant for Altium Designer® at Embedded World 2016, Nuremberg, Germany (Hall 4, Stand 4-641). Developed by XJTAG, the free software extension for Altium Designer significantly increases the Design for Test capabilities of the unified schematic capture and PCB design system.

Modern printed circuit boards (PCBs) are increasingly densely populated and access to pins under many packages, such as Ball Grid Array (BGA) or Land Grid Array (LGA), is virtually impossible. This is a major challenge for any test equipment that relies on physical contact to a node or pin. As boundary scan was designed to be the practical solution to this challenge, it has become vitally important to get the boundary scan chain right at the design stage. XJTAG DFT Assistant for Altium Designer helps validate correct boundary scan chain connectivity, through full integration with Altium Designer.

“The XJTAG DFT Assistant for Altium Designer provides engineers with a free, easy to use extension to check if boundary scan chains are correctly connected and terminated at the schematic capture stage, long before the PCB is produced. By detecting and correcting these faults earlier, companies do save both time and money.” commented Simon Payne, CEO, XJTAG. “While the first prototype is being manufactured, XJTAG DFT Assistant allows you to export a preliminary XJTAG project from Altium Designer to the XJTAG development software, where additional tests can be developed. These can then be used to test real hardware as soon as it’s available. This provides a vital new capability to electronic engineers everywhere.”

The XJTAG DFT Assistant for Altium Designer comprises two key elements; the XJTAG Chain Checker, and the XJTAG Access Viewer.

XJTAG Chain Checker identifies common errors in a JTAG scan chain, such as incorrectly connected Test Access Ports (TAPs). A single connection error would inhibit an entire scan chain from working, XJTAG Chain Checker identifies connection errors and reports them to the developer during the design process. Incorrectly terminated TAPs are also identified.

XJTAG Access Viewer overlays the extent of boundary scan access onto the schematic diagram, allowing users to instantly see which components are accessible using boundary scan, and where test coverage could be further extended.

“We are delighted that XJTAG is introducing this extension, which we believe our customers will find extremely beneficial in their product development,” said Daniel Fernsebner, Corporate Director, Technology Partnerships and Business Development, Altium. “As a specialist in boundary scan technology, XJTAG has a wealth of experience in solving PCB issues that can inhibit a boundary scan chain from working correctly. By applying this knowledge to XJTAG DFT Assistant for Altium Designer at the schematic capture stage, engineers can now benefit from this experience from within our design environment and before any hardware is produced.”

Boundary scan, as defined by the IEEE 1149.x family of standards and adopted by all leading semiconductor manufacturers, provides electrical access to compliant integrated components on a PCB using a boundary scan chain; a simple 4- or 5-signal bus that sequentially connects JTAG-enabled devices. Through boundary scan, access can be further extended to include non JTAG-enabled devices for connectivity and functional testing, as well as non-volatile memory and FPGA/CPLD programming.

Useful from prototype bring-up to production test, boundary scan allows a wide range of faults to be detected, such as short circuits, open circuits, stuck-at high/low faults and missing pull-up/down resistors. XJTAG’s products also allow faults to be located to specific nets, without the need for physical access to pins or expensive In-Circuit Testers, Flying Probe or Bed-of-Nail test fixtures.

XJTAG DFT Assistant for Altium Designer is a free extension downloadable from the Extensions panel.

To find out more, visit www.xjtag.com or contact us at enquiries@xjtag.com.

Leave a Reply

featured blogs
Apr 26, 2024
Biological-inspired developments result in LEDs that are 55% brighter, but 55% brighter than what?...

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

PolarFire® SoC FPGAs: Integrate Linux® in Your Edge Nodes
Sponsored by Mouser Electronics and Microchip
In this episode of Chalk Talk, Amelia Dalton and Diptesh Nandi from Microchip examine the benefits of PolarFire SoC FPGAs for edge computing applications. They explore how the RISC-V-based Architecture, asymmetrical multi-processing, and Linux-based reference solutions make these SoC FPGAs a game changer for edge computing applications.
Feb 6, 2024
11,542 views