industry news
Subscribe Now

Agilent Technologies’ Newest GoldenGate Software Release Brings Wireless Standard-Compliant Design into RFIC Designers’ Hands

SANTA CLARA, Calif., Jan. 6, 2014 – Agilent Technologies Inc. (NYSE: A) today announced the latest release of GoldenGate, its RFIC simulation, verification and analysis software.

Agilent EEsof EDA’s GoldenGate 2013.10 provides RFIC designers with easy-to-use EVM-, BER- and ACPR-type measurements and enables them to quickly analyze and diagnose problem areas in large-signal analysis. Additionally, it offers a number of new capabilities to reduce simulation time and increase design efficiency. 

Wireless Standard-Compliant Design

Advanced wireless standards such as LTE Advanced (4G) and 802.11ac (WLAN) put high demands on linearity, bandwidth and noise performance, which is changing the nature of transceiver IC design. GoldenGate 2013 introduces new verification test benches that allow RFIC designers to easily validate and optimize their designs using standard-compliant waveforms and measurements such as EVM/ACLR in transmitters, or sensitivity/desensitization in receivers.

“RF system simulations using the actual standard-compliant modulated signals in order to fully capture third-order nonlinearities, AM/AM and AM/PM distortions, spectral regrowth, and memory effects are crucial to develop leading-edge RF products targeting advanced wireless standards,” said Juergen Hartung, RFIC product manager at Agilent EEsof EDA. “As a result, designers are now able to identify marginal designs early, as well as overdesigns that add costly, unnecessary die area or current consumption.”

Ability to Identify and Optimize Critical Components

While GoldenGate is known for its best-in-class RF circuit simulation performance and robustness, it also provides a host of technologies to explore, analyze and optimize RF circuits early in the design cycle. With this latest release, a new sensitivity analysis has been added that can be applied when analyzing RF circuits, even when running large-signal analyses.

Additional Capabilities

GoldenGate 2013 introduces several enhancements that cover a broad range of applications, including: 

  • The fast circuit envelope (FCE) model export from GoldenGate to SystemVue, which now includes noise support that is critical for any receiver test (e.g., sensitivity/desensitization). FCE creates a model that is used in SystemVue to represent the degradation due to the RFIC in system-level simulations without facing much of a performance impact.
  • Fast yield contributor support in envelope transient and S-parameter analyses, which provides a dramatic speed-up of Monte Carlo simulations for process and mismatch variations. It also provides a contributor table to identify root cause devices and/or blocks.
  • Core solver improvements, such as a new oscillator algorithm, that specifically target high-Q oscillators and high-level transient accuracy control.
  • New automatic steady-state detection and auto-harmonic estimation within initial transient, which reduces simulation time and increases design efficiency. 
  • A broad range of usability enhancements within the graphical user interface, results display and post-processing functionality. Examples include new band spectrum functions for envelope transient measurements or mean value, and standard deviation for each noise source within the noise contribution table.
  • Model support for UTSOI v1.14 and v2.0, and Angelov GaN, as well as model release updates for HICUM level0 1.31 and NXP’s SiMKit version 4.0 and 4.01.

GoldenGate is the most trusted simulation, verification and analysis solution available for integrated RF circuit design within the Cadence Virtuoso design flow. Its unique simulation algorithms are optimized for the demands of today’s complex RF circuit designs, enabling full characterization of complete transceivers prior to tape-out. GoldenGate is part of Agilent EEsof’s RFIC simulation, analysis and verification solution, which also includes Momentum for 3-D planar electromagnetic simulation, SystemVue and Ptolemy wireless test benches for system-level verification, and the Advanced Design System data display for advanced data analysis.

Availability

GoldenGate 2013.10 is available now. More information is available at www.agilent.com/find/eesof-goldengate2013. An image of the new software release is available at www.agilent.com/find/GG2013_images.

About Agilent EEsof EDA Software

Agilent EEsof EDA is the leading supplier of electronic design automation software for microwave, RF, high-frequency, high-speed digital, RF system, electronic system level, circuit, 3-D electromagnetic, physical design and device-modeling applications. More information is available at www.agilent.com/find/eesof.

About Agilent Technologies

Agilent Technologies Inc. (NYSE: A) is the world’s premier measurement company and a technology leader in chemical analysis, life sciences, diagnostics, electronics and communications. The company’s 20,600 employees serve customers in more than 100 countries. Agilent had revenues of $6.8 billion in fiscal 2013. Information about Agilent is available at www.agilent.com.

On Sept. 19, 2013, Agilent announced plans to separate into two publicly traded companies through a tax-free spinoff of its electronic measurement company. The separation is expected to be completed in early November 2014.

 

Leave a Reply

featured blogs
May 8, 2024
Learn how artificial intelligence of things (AIoT) applications at the edge rely on TSMC's N12e manufacturing processes and specialized semiconductor IP.The post How Synopsys IP and TSMC’s N12e Process are Driving AIoT appeared first on Chip Design....
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...

featured video

Introducing Altera® Agilex 5 FPGAs and SoCs

Sponsored by Intel

Learn about the Altera Agilex 5 FPGA Family for tomorrow’s edge intelligent applications.

To learn more about Agilex 5 visit: Agilex™ 5 FPGA and SoC FPGA Product Overview

featured paper

Achieve Greater Design Flexibility and Reduce Costs with Chiplets

Sponsored by Keysight

Chiplets are a new way to build a system-on-chips (SoCs) to improve yields and reduce costs. It partitions the chip into discrete elements and connects them with a standardized interface, enabling designers to meet performance, efficiency, power, size, and cost challenges in the 5 / 6G, artificial intelligence (AI), and virtual reality (VR) era. This white paper will discuss the shift to chiplet adoption and Keysight EDA's implementation of the communication standard (UCIe) into the Keysight Advanced Design System (ADS).

Dive into the technical details – download now.

featured chalk talk

Switch to Simple with Klippon Relay
In this episode of Chalk Talk, Amelia Dalton and Lars Hohmeier from Weidmüller explore the what, where, and how of Weidmüller's extensive portfolio of Klippon relays. They investigate the pros and cons of mechanical relays, the benefits that the Klippon universal range of relays brings to the table, and how Weidmüller's digital selection guide can help you choose the best relay solution for your next design.
Sep 26, 2023
28,781 views