industry news
Subscribe Now

EnSilica launches Constant False Alarm Rate (CFAR) IP for automotive driver-assist applications

Wokingham, UK – 18th November 2013.  EnSilica, a leading independent provider of IC design services and system solutions, has launched a Constant False Alarm Rate (CFAR) soft IP core for use in situational awareness radar sensors for automotive driver-assist applications. The hardware accelerated CFAR IP is matched to EnSilica’s pipelined FFT IP core and, operating on continuous data at one bin per clock cycle, the combination of cores delivers a substantially reduced data set for analysis by the processor. The development of the CFAR IP also followed the guidelines necessary for integration with devices adhering to the ISO 26262 functional safety standard for road vehicles.

Situational radar sensors can be used in a wide variety of driver-assist applications such as advanced electronic stability control systems, pre-crash impact mitigation, blind spot and lane departure detection, and self-parking. 1D and 2D-CFAR is used in these applications to identify relevant objects or targets from the background clutter of a radar image and tag them for further processing. As driver-assist applications grow in complexity, the challenge is processing all the available data while recognising that a very large percentage of the field of view does not contain relevant objects. The EnSilica CFAR IP coupled with a 2K point FFT can calculate and search over 200,000 Fourier Transforms per second, reducing the radar image to a manageable number of possible objects that are critical to the driver safety.

The highly configurable EnSilica CFAR IP implements all the popular compute intensive algorithms, including GOSCA, GOSGO, GOSSO, CA, GOCA and GOSA, that would normally be applied in software and which involve real-time data transform, sorting and selection. The soft IP can be targeted for implementation in either FPGA or ASIC technologies to address a wide range of market segments.

“All-round vehicle radar is becoming a key component of future vehicle electronic control systems,” said Ian Lankshear, CEO of EnSilica. “The challenge is that it provides a massive amount of real-time data that has to be processed. The combination of our CFAR IP and pipelined FFT IP offloads this to hardware, resulting in extreme data reduction and predictable latency.”

About EnSilica

EnSilica is an established company with many years experience providing high quality IC design services to customers undertaking FPGA and ASIC designs. EnSilica has an impressive record of success working across many market segments with particular expertise in multimedia and communications applications. Customers range from start-ups to blue-chip companies. EnSilica can provide the full range of IC design services, from System Level Design, RTL coding and verification through to either a FPGA device or the physical design for ASIC designs. EnSilica also offers a portfolio of IP, including a highly configurable 16/32 bit embedded processor called eSi-RISC, the eSi-Comms range of communications IP, eSi-Connect range of processor peripherals and eSi-Crypto encryption IP. For further information about EnSilica, visit http://www.ensilica.com

Leave a Reply

featured blogs
Apr 24, 2026
A thought experiment in curiosity, confusion, and cosmic consequences....

featured paper

Quickly and accurately identify inter-domain leakage issues in IC designs

Sponsored by Siemens Digital Industries Software

Power domain leakage is a major IC reliability issue, often missed by traditional tools. This white paper describes challenges of identifying leakage, types of false results, and presents Siemens EDA’s Insight Analyzer. The tool proactively finds true leakage paths, filters out false positives, and helps circuit designers quickly fix risks—enabling more robust, reliable chip designs. With detailed, context-aware analysis, designers save time and improve silicon quality.

Click to read more

featured chalk talk

Connecting the World Through Space
Sponsored by Mouser Electronics and Qorvo
In this episode of Chalk Talk, Ryan Jennings from Qorvo and Amelia Dalton explore the critical components and design challenges inherent in LEO satellite infrastructure and how Qorvo’s solutions are enabling the next generation of space-based connectivity. 
Mar 30, 2026
26,970 views