industry news
Subscribe Now

Cadence to Unveil New IO-SSO Analysis Suite at EPEPS Conference

SAN JOSE, CA–(Marketwired – October 21, 2013) – Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, will give the first public demonstrations of its new IO-SSO Analysis Suite at the EPEPS conference Oct. 27 to Oct. 30 in San Jose. EPEPS (Electrical Performance of Electronic Packaging and Systems) is the premier international conference on advanced and emerging issues in electrical modeling, analysis and design of electronic interconnections, packages and systems.

WHAT: 

The Cadence IO-SSO Analysis Suite is a single-vendor solution that provides accurate system-level simultaneous switching noise (SSN) analysis, addressing coupled signal, power and ground networks across chips, packages and printed circuit boards (PCB). It delivers an unparalleled combination of accuracy, speed and ease of use.

The IO-SSO (input/output simultaneous switching outputs) Analysis Suite complements Cadence® implementation tools and provides a complete solution for multi-fabric extraction, system-level connectivity and high-speed DDR interface simulation that includes the effects of SSN. Cadence is unique in its ability to deliver implementation, extraction and simulation across chip, package and PCB.

In addition to the new product, visitors to the Cadence table 5 can learn more about the latest advances coming from the integration between Allegro® and Sigrity™ technology for both signal and power integrity.

WHEN:
Sunday, Oct. 27, to Wednesday, Oct. 30, 2013

Cadence experts also will speak at several sessions:

Monday, Oct. 28:

3:40 p.m. to 4:40 p.m.–“Accelerate High-Speed I/O Design Closure with Distributed Chip I/O Interconnect Model.” Speakers: Yun Dai, Patrick Ho, Tiejun Yu, Jiayuan Fang

4:40 p.m. to 6:10 p.m.–“Accurate Characterization of Lossy Interconnects from TDR Waveforms.” Speakers: Ping Liu, Jingping Zhang, Jiayuan Fang

Wednesday, Oct. 30:

11 a.m. to noon–“Low-Frequency, Enhanced S-Parameter Handling Scheme for Time-Domain Simulation of High-Speed Interconnects.” Speakers: Chong Luo, Jingping Zhang, Jiayuan Fang

WHERE:

DoubleTree by Hilton Hotel
2050 Gateway Place
San Jose, CA 95110

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products and services is available at www.cadence.com.

Leave a Reply

featured blogs
May 8, 2024
Learn how artificial intelligence of things (AIoT) applications at the edge rely on TSMC's N12e manufacturing processes and specialized semiconductor IP.The post How Synopsys IP and TSMC’s N12e Process are Driving AIoT appeared first on Chip Design....
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...

featured video

Introducing Altera® Agilex 5 FPGAs and SoCs

Sponsored by Intel

Learn about the Altera Agilex 5 FPGA Family for tomorrow’s edge intelligent applications.

To learn more about Agilex 5 visit: Agilex™ 5 FPGA and SoC FPGA Product Overview

featured paper

Achieve Greater Design Flexibility and Reduce Costs with Chiplets

Sponsored by Keysight

Chiplets are a new way to build a system-on-chips (SoCs) to improve yields and reduce costs. It partitions the chip into discrete elements and connects them with a standardized interface, enabling designers to meet performance, efficiency, power, size, and cost challenges in the 5 / 6G, artificial intelligence (AI), and virtual reality (VR) era. This white paper will discuss the shift to chiplet adoption and Keysight EDA's implementation of the communication standard (UCIe) into the Keysight Advanced Design System (ADS).

Dive into the technical details – download now.

featured chalk talk

Unlock the Productivity and Efficiency of a Connected Plant
In this episode of Chalk Talk, Amelia Dalton and Patrick Casey from Schneider Electric explore the multitude of benefits that mobility brings to industrial applications. They investigate how Schneider Electric’s Harmony Hub can simplify monitoring and testing, increase operational efficiency and connectivity openness in industrial plants, and how NFC technology can bring new innovation possibilities to IIoT applications.
Apr 23, 2024
3,359 views