industry news
Subscribe Now

Altera Demonstrates Interlaken Connectivity with Cavium OCTEON® Multicore Processors

San Jose, Calif., July 30, 2013—Altera Corporation (NASDAQ: ALTR) today announced the interoperability of its Interlaken intellectual property (IP) core on Stratix® V FPGAs with  Cavium’s OCTEON multicore processors. This accomplishment simplifies OEM’s device decision making process by ensuring chip-to-chip connectivity upfront.

“Altera’s flexible Interlaken IP enabled us to quickly show interoperability between our products,” said John Bromhead, director, Solutions and Services at Cavium. “This solution gives our customers the added assurance that when they develop with Altera FPGAs and Cavium’s OCTEON processors, the devices will work seamlessly together. The ease of interoperability also helps customers meet tight time-to-market windows.”

The Altera® Interlaken IP core provides high throughput and performance when workloads are at their peak. Features include:

  • More than 20 parameters and settings  provide the needed flexibility for system performance tuning, scalability and interoperability
  • Data rate and lane support up to 12.5G and x24 lanes
  • Standard and customized Interlaken IP cores offered
  • Fully integrated IP deliverable, includes MAC, PCS, and PMA layers
  • Interlaken Protocol Definition v1.2 compliant

“The flexibility of our Interlaken IP core makes Altera FPGAs instantly usable with the variety of SoC, ASSP and ASIC device interfaces in the market,” said Alex Grbic, director of product marketing at Altera. “Demonstrating interoperability with Cavium OCTEON devices shows both the high quality of our Interlaken IP and our commitment to proving out solutions.”

The Altera Interlaken IP core is ideal for multi-terabit routers and switches for access, carrier Ethernet and data center applications that demand IP configurability to optimize for various traffic profiles, and scalability for next-generation platforms. The Interlaken IP includes Altera’s technology-leading transceivers (PMA), PCS, and MAC layers. The PCS layer is hardened within the Stratix V and Arria® V FPGAs, thereby saving customers 30 to 50 percent on FPGA logic resources. In addition to resource savings, the Interlaken IP has been through extensive simulation verification and has been proven to work on internal and customer platforms.

Availability

Altera Interlaken IP cores are available now. For further questions or licensing information, please contact your local Altera sales representative or emailinterlaken@altera.com.

Cavium’s OCTEON processor is available from Cavium. Additional information about Cavium’s OCTEON processors can be found at:http://www.cavium.com/OCTEON_MIPS64.html.

About Altera

Altera® programmable solutions enable designers of electronic systems to rapidly and cost effectively innovate, differentiate and win in their markets. Altera offers FPGAs, SoCs, CPLDs, ASICs and complementary technologies, such as power management, to provide high-value solutions to customers worldwide. Follow Altera via Facebook, Twitter, LinkedIn, Google+ and RSS, and subscribe to product update emails and newsletters. Visit www.altera.com.

Leave a Reply

featured blogs
Apr 2, 2026
Build, code, and explore with your own AI-powered Mars rover kit, inspired by NASA's Perseverance mission....

featured paper

Quickly and accurately identify inter-domain leakage issues in IC designs

Sponsored by Siemens Digital Industries Software

Power domain leakage is a major IC reliability issue, often missed by traditional tools. This white paper describes challenges of identifying leakage, types of false results, and presents Siemens EDA’s Insight Analyzer. The tool proactively finds true leakage paths, filters out false positives, and helps circuit designers quickly fix risks—enabling more robust, reliable chip designs. With detailed, context-aware analysis, designers save time and improve silicon quality.

Click to read more

featured chalk talk

Connecting the World Through Space
Sponsored by Mouser Electronics and Qorvo
In this episode of Chalk Talk, Ryan Jennings from Qorvo and Amelia Dalton explore the critical components and design challenges inherent in LEO satellite infrastructure and how Qorvo’s solutions are enabling the next generation of space-based connectivity. 
Mar 30, 2026
22,908 views