industry news
Subscribe Now

Tabula Announces Availability of Stylus Compiler Version 2.6.2

SANTA CLARA, Calif., June 3, 2013 – Tabula Inc., advancing high-performance programmable logic solutions for network infrastructure systems, today announced the availability revision 2.6.2 of its Stylus compiler, which supports its ABAX2P1 device and its suite of high-performance Ethernet packet processing solutions. This release marks a new step in Tabula’s ongoing software roadmap execution. It delivers new unique capabilities including a 100G Ethernet packet parser reference design, enhanced ECC support, and 30% reduction in runtime.  Stylus revision 2.6.2 is available now for download on tabula.com, at no-charge to customers.

New features and additional design kits included with this release

  • Reference design: Configurable 100G Ethernet packet parser
    • The new 100GbE packet parser represents a novel approach to this class of network functions, delivering a unique combination of programmability and low latency currently not achievable on a programmable device.  For more information on the 100GbE packet parser Reference Design Kit:www.tabula.com/news/read_more.php?id=29
  • Design example: 8 MB/2 GHz buffer with ECC
  • Enhanced support for user-RAM ECC
  • In excess of 200 new features and usability improvements that continue to make high-performance design easy

More about the Stylus compiler 

Stylus compiler provides a synthesis, placement, and routing flow familiar to FPGA designers, using industry-standard RTL inputs and design constraints.  The suite automatically exploits the unique advantages of Tabula’s 3D Spacetime architecture, unleashing the ABAX2 3PLDs’ unmatched capabilities and achieving unparalleled performance with surprising ease. It integrates cutting-edge timing closure technologies including sequential timing, router-aware placement, and automatic co-optimization of performance and density. In addition, to help users take full advantage of the ABAX2P1 device’s unmatched embedded RAM capacity and throughput, Stylus compiler transparently infers multi-ported memories (up to 24 ports) from RTL, automatically packing small user memories and folding wide user memories into the device’s on-chip RAM blocks.

Availability

Stylus revision 2.6.2 and the 100G Ethernet Packet Parser Reference Design Kit are available now and free of charge.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Silence of the Amps: µModule Regulators
In this episode of Chalk Talk, Amelia Dalton and Younes Salami from Analog Devices explore the benefits of Analog Devices’ silent switcher technology. They also examine the pros and cons of switch mode power supplies and how you can utilize silent switcher µModule regulators in your next design.
Dec 13, 2023
19,767 views