industry news
Subscribe Now

Cadence to Showcase Latest Verification Tools and Methodologies at DVCon 2013

SAN JOSE, CA–(Marketwire – February 21, 2013) – Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced its participation at DVCon 2013, the seminal conference for functional design and verification.

WHAT

Visitors to the Cadence® booth (#1102) can learn about verification at the IC, SoC and system levels and the company’s latest advances in verification IP.

Additional Cadence participation:

  • A lunch panel, at noon Feb. 27 in the Pine/Cedar Ballroom, on “Best Practices in Verification Planning,” moderated by John Brennan of Cadence and featuring panelists from Xilinx, Maxim Integrated Products, Verilab, Paradigm Works, Oski Technology, and Cadence.
  • An industry leaders panel, at 3:30 p.m. Feb. 27 in the Oak/Fir Ballroom, titled, “The Road to 1M Design Starts,” featuring Ziv Binyamini, Cadence corporate vice president, Systems and Software Solutions.
  • A Cadence-led session from 8:30 a.m. to noon Feb. 28, in the Donner Ballroom, titled, “Fast Track Your UVM Debug Productivity with Simulation and Acceleration.”

WHEN

Feb. 25-28, 2013

WHERE

DoubleTree Hotel
2050 Gateway Place
San Jose, Calif. 95110

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, automotive electronics, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Leave a Reply

featured blogs
May 8, 2024
Learn how artificial intelligence of things (AIoT) applications at the edge rely on TSMC's N12e manufacturing processes and specialized semiconductor IP.The post How Synopsys IP and TSMC’s N12e Process are Driving AIoT appeared first on Chip Design....
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Audio Design for Augmented and Virtual Reality (AR/VR) Glasses
Open ear audio can be beneficial to a host of different applications including virtual reality headsets, smart glasses, and sports and fitness designs. In this episode of Chalk Talk, Amelia Dalton and Ryan Boyle from Analog Devices explore the what, where, and how of open ear audio. We also investigate the solutions that Analog Devices has for open ear audio applications and how you can design open ear audio into your next application. 
Jan 23, 2024
15,472 views