industry news
Subscribe Now

Cadence Digital PHY Design IP Adopted by Brite Semiconductor

SAN JOSE, CA–(Marketwire – July 02, 2012) – Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that its collaboration with Brite Semiconductor has enabled the integration of the Cadence® DDR Soft DLL PHY intellectual property (IP) into the design ecosystem for manufactured devices from Semiconductor Manufacturing International Corporation (SMIC). Specifically, Brite and Cadence plan to integrate the DDR PHY IP with I/Os for implementation on SMIC 130nm, 65nm, 55nm, and 40nm process technologies. Brite Semiconductor plans to tapeout a test-chip platform, with the memory subsystem IP, providing valuable insight into this ultra low-power, high-performance solution which is ideal for mobile devices such as smartphones, tablets, and other consumer electronic products.

“The collaboration between Cadence and Brite places market-leading memory IP in the SMIC ecosystem providing SoC designers with easy access to this low-power, high-performance, technology,” said Martin Lund, senior vice president of Research and Development, SoC Realization Group at Cadence. “We look forward to a close and on-going relationship with Brite to continue developing leading-edge memory solutions driving higher levels of performance and functionality in today’s mobile devices.”

“We are pleased to extend our partnership with Cadence to deliver the superior wide range DDR PHY solution of our ASIC products,” said Dr. Charlie Zhi, Chief Executive Officer at Brite Semiconductor. “To successfully deliver customized SoCs, we must have an area efficient, configuration flexible, and multi-standard support including DDR2, DDR3, LPDDR1, LPDDR2, memory PHY solution in current and advanced SMIC process technology nodes. This partnership is affording Brite the opportunity to seamlessly integrate DDR PHY, and corresponding features, into ASIC products and providing our customers a significantly competitive advantage. Furthermore, this collaboration would create the opportunity for rapid time to market execution, and reduce the entry barrier for designing in advanced process nodes.”

Cadence Memory IP Solutions

Cadence has over 400 design wins for its DDR controllers and PHYs. All memory IP from Cadence is programmable to interface with multiple memory technologies. Low-power modes, small area, and high performance are possible through full digital DLL implementation. A built in loopback feature provides at-speed testability for full-silicon characterization without the need for expensive ATE. Cadence DDR controllers, and DDR PHYs support the new DFI 3.1 specification for seamless connectivity to DDR controllers.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Leave a Reply

featured blogs
Apr 26, 2024
LEGO ® is the world's most famous toy brand. The experience of playing with these toys has endured over the years because of the innumerable possibilities they allow us: from simple textbook models to wherever our imagination might take us. We have always been driven by ...
Apr 26, 2024
Biological-inspired developments result in LEDs that are 55% brighter, but 55% brighter than what?...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

E-Mobility - Charging Stations & Wallboxes AC or DC Charging?
In this episode of Chalk Talk, Amelia Dalton and Andreas Nadler from Würth Elektronik investigate e-mobility charging stations and wallboxes. We take a closer look at the benefits, components, and functions of AC and DC wallboxes and charging stations. They also examine the role that DC link capacitors play in power conversion and how Würth Elektronik can help you create your next AC and DC wallbox or charging station design.
Jul 12, 2023
33,066 views