industry news
Subscribe Now

Cadence Demonstrates the Power of Ecosystem Collaboration at ARM Technology Conference

SAN JOSE, CA–(Marketwire – October 20, 2011) – Cadence Design Systems, Inc. (NASDAQ: CDNS)

WHO: Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, will showcase optimized solutions for ARM core-based designs with its system-to-silicon methodology at the ARM Technology Conference (ARM TechCon). Cadence is the Signature sponsor of this year’s event.

WHAT: During the conference, Cadence highlights include the industry address, the fireside chat, numerous technical papers co-presented with customers and partners, and technology demonstrations in Cadence booths 29 (Silicon and SoC Realization technologies) and 500 (SoC and System Realization technologies). Samsung Electronics will join Cadence in booth 29 on Tuesday, October 25.

WHERE: The ARM Technology Conference will be held at the Santa Clara Convention Center, 5001 Great America Parkway, Santa Clara, Calif.

WHEN: The ARM Technology Conference will take place from October 25 to October 27, 2011.

Industry Address
Chi-Ping Hsu, senior vice president of Research and Development for Silicon Realization at Cadence will present the conference industry address, “Higher Stakes at Lower Technology Nodes,” that describes how Cadence and ARM are collaborating to bring cutting-edge, advanced-node designs to market more efficiently.

This address will take place on Tuesday, October 25 from 9:30 a.m. to 10:15 a.m.

Cadence — ARM Executive Fireside Chat
Lip-Bu Tan, president and chief executive officer, Cadence and Simon Segars, executive vice president and general manager, Physical IP Division, ARM will discuss how collaboration has become an essential ingredient of product innovation in the era of “apps-driven” multicore designs and 20nm implementation.

The chat will take place from 5:00 p.m. to 6:00 p.m. followed by a reception sponsored by Cadence at 6:00 p.m. to 7:00 p.m. in the Expo Hall.

The following Cadence papers have been selected by the conference organizers to be presented:

  • ARM nSTEP Microcontroller Implementation Using Cadence Silicon Realization Flows in Samsung 20nm Technology 
    [ATC-101] Tuesday, October 25, 11:00 a.m. 
  • Flow and Tools, Tips, and Tricks: Implementing Successful Cortex-A15-Based Designs 
    [ATC-102] Tuesday, October 25, 11:00 a.m.
  • Early Architectural Planning for Increased Productivity, Predictability, and Profitability 
    [ATC-105] Tuesday, October 25, 12 noon 
  • Creating an Effective 32/28nm ARM SoC Design Methodology: Addressing Design Complexity, Timing Variability, and Silicon Manufacturability Challenges 
    [ATC-114] Tuesday, October 25, 2:10 p.m. 
  • DDR4, Higher Speeds, and Larger SoCs: Why External Memory Latency is Getting Worse, and What to do About It 
    [ATC-118] Tuesday, October 25, 3:10 p.m. 
  • Creation and Usage of SystemC Virtual Platforms for Multi-Core System Debugging and Analysis
    [ATC-302] Thursday, October 27, 11:00 a.m. 

Cadence will sponsor a number of sessions at the conference including:

  • “Unified Flow for Mixed-Signal Design with an Embedded Cortex-M0”
    This session takes place on Tuesday, October 25 at 2:00 p.m. in room C. 
  • “Verifying Your ACE-Based SoC: Will Tried and True Methods Hold Up?” 
    This session takes place on Wednesday, October 26 at 3:30 p.m. in room H.

Cadence will also demonstrate its innovative Silicon, SoC, and System Realization technologies during the entire three-day conference at several booths in the Exhibit Hall.

A complete listing of Cadence participation at ARM TechCon can be found here.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com 

Leave a Reply

featured blogs
Apr 24, 2026
A thought experiment in curiosity, confusion, and cosmic consequences....

featured paper

Quickly and accurately identify inter-domain leakage issues in IC designs

Sponsored by Siemens Digital Industries Software

Power domain leakage is a major IC reliability issue, often missed by traditional tools. This white paper describes challenges of identifying leakage, types of false results, and presents Siemens EDA’s Insight Analyzer. The tool proactively finds true leakage paths, filters out false positives, and helps circuit designers quickly fix risks—enabling more robust, reliable chip designs. With detailed, context-aware analysis, designers save time and improve silicon quality.

Click to read more

featured chalk talk

Analog Output, Isolated Current, & Voltage Sensing Using Isolation Amplifiers
Sponsored by Mouser Electronics and Vishay
In this episode of Chalk Talk, Simon Goodwin from Vishay and Amelia Dalton chat about analog output, and isolated current and voltage sensing using isolation amplifiers. Simon and Amelia also explore the fundamental principles of current and voltage sensing and the variety of voltage and current sensing solutions offered by Vishay that can get your next design up and running in no time.
Apr 27, 2026
2,602 views