industry news
Subscribe Now

ARM Upgrades Validation Methodology for Processor and System IP With Jasper

MOUNTAIN VIEW, CA–(Marketwire – May 18, 2011) – Jasper Design Automation, the leading provider of verification solutions based on formal technology, today announced that ARM has completed a deployment of Jasper technology and solutions that enhances the validation methodology for ARM® AMBA® protocol-based processor and system IP. The adoption enables design and validation teams at ARM to address a wide range of verification issues such as the absence of deadlocks, cache coherency, x-propagation detection, control register verification, and protocol certification.

“We selected Jasper’s formal verification technology to be deployed across our engineering teams because it addresses the most complex validation issues we face, for example in the coherent subsystem space,” said John Goodenough, Vice President of Design Technology and Automation at ARM. “We see a reduction to our risk because Jasper’s solutions resolve complex functional bugs and problems that were previously intractable, or were discovered late in the IP development cycle. The usability of the tool makes complex use models of formal technology accessible to design teams. This has been key to driving adoption.”

“We are very excited to have this partnership with ARM and to benefit from their technology leadership,” said Kathryn Kranen, Jasper’s President and CEO. “Many of our users turn to ARM for multicore SoCs that require complex bus protocols. We are confident that the tools, VIP, and methodology that have resulted from our partnership with ARM will be of great value as customers develop their verification flows.”

About Jasper Design Automation

Jasper delivers industry-leading EDA software solutions for semiconductor design, verification, and reuse, based on the state-of-the-art formal technology. Customers include worldwide leaders in wireless, consumer, computing, and networking electronics, with over 150 successful chip deployments. Jasper, headquartered in Mountain View, California, is privately held, with offices and distributors in North America, South America, Europe, and Asia. Visit www.jasper-da.com to reduce risks; increase design, verification and reuse productivity; and accelerate time to market.

Leave a Reply

featured blogs
Apr 24, 2026
A thought experiment in curiosity, confusion, and cosmic consequences....

featured paper

Quickly and accurately identify inter-domain leakage issues in IC designs

Sponsored by Siemens Digital Industries Software

Power domain leakage is a major IC reliability issue, often missed by traditional tools. This white paper describes challenges of identifying leakage, types of false results, and presents Siemens EDA’s Insight Analyzer. The tool proactively finds true leakage paths, filters out false positives, and helps circuit designers quickly fix risks—enabling more robust, reliable chip designs. With detailed, context-aware analysis, designers save time and improve silicon quality.

Click to read more

featured chalk talk

Analog Output, Isolated Current, & Voltage Sensing Using Isolation Amplifiers
Sponsored by Mouser Electronics and Vishay
In this episode of Chalk Talk, Simon Goodwin from Vishay and Amelia Dalton chat about analog output, and isolated current and voltage sensing using isolation amplifiers. Simon and Amelia also explore the fundamental principles of current and voltage sensing and the variety of voltage and current sensing solutions offered by Vishay that can get your next design up and running in no time.
Apr 27, 2026
494 views