industry news
Subscribe Now

Accellera Announces IP Tagging Effort, Calls for Participation

NAPA, CA–(Marketwire – Apr 26, 2011) – Accellera, the electronics industry organization focused on the creation and adoption of Electronic Design Automation (EDA) standards and Intellectual Property (IP) standards, announced today that it is kicking off an IP Tagging effort that will benefit the electronics industry by tracking soft IP information which will be automatically added and detectable in the final GDSII database format. Accellera is also calling for participation in its IP Tagging Technical Subcommittee (TSC) efforts. Interested parties are invited to join and participate.

Soft IP, particularly from third party vendors, must be tracked to satisfy contractual obligations such as royalty reporting and usage. Control of the third party IP source is lost once IP is licensed, unlocked or otherwise made available in clear code. Accellera’s IP Tagging TSC will develop a standard and methodology to utilize tags in soft IP that are readable in GDSII databases.

“Our Soft IP Tagging effort has a rich history and is an effort that is of real benefit to the electronics and semiconductor industry stakeholders,” noted Shishpal Rawat, Accellera chair. “This effort began with the VSI Alliance and was passed on to the SPIRIT Consortium, and it is now under Accellera due to our merger with the SPIRIT Consortium.”

“We are looking forward to kicking off our efforts and defining milestones that will help us realize a working specification in 2012,” added Kathy Werner, Accellera’s IP Tagging Technical TSC chair.

What the Industry Is Saying

“My perspective in regard to IP tagging always has been less focused on piracy and more on royalty audits,” said Jim Hogan, Private Investor. “To have an effective and fair way to audit IP usage enables a predictable business model. This in turn allows companies to have a common approach to enterprise valuations. The opportunity with the Accellera effort will establish a standard and consistent way of applying an IP tag. This lowers everyone’s cost and resistance to adoption on the buy and sell side of the IP equation. Tastes great and has no calories. A win-win.”

“The electronics industry needs a soft IP Tagging standard to protect and secure its investments,” remarked Richard Wawrzyniak, Sr. Market Analyst at Semico Research Corp. “Tracking the version of the IP would do more than add security through such a standard; it would alert IP consumers if there are compatibility issues. Given Accellera’s history of developing IP-XACT and the hardware description languages for developing soft IP, it is the best organization to develop this standard.”

“The IP world is desperately in need of standards that simplify IP reuse,” added Gary Smith, Chief Analyst,Gary Smith EDA. “Accellera is taking on the challenge. This tagging standard is a good step in the right direction.”

More about IP Tagging

An IP Tagging standard provides a way to track IP information as it passes throughout the design and development process. The design process can include editing, synthesis, timing, placement, wiring, and other steps leading to GDSII generation. Semiconductor foundries, providers of IP blocks, and design tool providers can use the methods described by an IP tagging standard to track identification information throughout each level of the development process and more specifically, in the final GDSII database. Because tags are intended to be readable on the text layer of the GDS format, previous IP Tagging implementations have been specific to cells and hard IP. Text tags instantiated in soft IP have not been recognized or carried forward by traditional EDA tools and are therefore not currently available in the GDSII database to verify actual implementation and usage.

How to Join Accellera’s IP Tagging TSC

To join the IP Tagging TSC, please visit www.accellera.org to sign up.

About Accellera

Accellera provides design and verification standards for quick availability and use in the electronics industry. The organization and its members cooperatively deliver much-needed EDA and IP standards that lower the cost to design commercial IC and EDA products. As a result of Accellera’s partnership with the IEEE, Accellera standards are transferred to the IEEE standards body for formalization and ongoing change control. For more information about Accellera, please visit www.accellera.org. For membership information, please email membership@accellera.org.

Leave a Reply

featured blogs
Apr 26, 2024
LEGO ® is the world's most famous toy brand. The experience of playing with these toys has endured over the years because of the innumerable possibilities they allow us: from simple textbook models to wherever our imagination might take us. We have always been driven by ...
Apr 26, 2024
Biological-inspired developments result in LEDs that are 55% brighter, but 55% brighter than what?...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Portable Medical Devices and Connected Health
Decentralized healthcare is moving from hospitals and doctors’ offices to the patients’ home and office and in the form of personal, wearable, and connected devices. In this episode of Chalk Talk, Amelia Dalton and Roger Bohannan from Littelfuse examine the components, functions and standards for a variety of portable connected medical devices. They investigate how Littelfuse can help you navigate the development of your next portable connected medical design.
Jun 26, 2023
34,644 views