feature article
Subscribe Now

Synopsys delivers comprehensive custom design solution for TSMC Analog/Mixed-Signal Reference Flow 1.0

MOUNTAIN VIEW, Calif., June 9, 2010— Synopsys, Inc. (Nasdaq: SNPS), a world leader in software and IP for semiconductor design, verification and manufacturing, today announced that it has collaborated with TSMC to validate Synopsys’ custom design solution with TSMC’s 28-nanometer (nm) interoperable process design kit (iPDK) and Analog/Mixed-Signal (AMS) Reference Flow 1.0. TSMC’s 28nm reference phase-locked loop (PLL) design was used to validate Synopsys’ comprehensive custom solution while demonstrating productivity-enhancing capabilities of the TSMC AMS Reference Flow 1.0. The validated solution from Synopsys includes the Galaxy Custom Designer® implementation, HSPICE® circuit simulation, CustomSim™ FastSPICE simulation, StarRC™ parasitic extraction and IC Validator physical verification solutions. Through the TSMC AMS Reference Flow 1.0 validation, mutual customers can expect a comprehensive, productive and open custom design solution that helps them address the emerging challenges associated with advanced semiconductor processes.

New advanced process technology nodes, such as TSMC’s 28nm process, require that EDA tools address a deeper and broader set of design challenges. These new challenges include high-accuracy SPICE models for layout-dependent effects, design-rule-driven layout with table-based design rule checking (DRC) rules, larger and more complex DRC rule sets and high-accuracy extraction. Each product in Synopsys’ custom solution was validated against TSMC’s AMS Reference Flow 1.0 to help ensure that customers can be more confident in meeting their design quality and timeline requirements.

 “TSMC and Synopsys have been collaborating on enabling an open ecosystem for custom and analogue/mixed-signal designs with iPDK,” said ST Juang, senior director of design infrastructure marketing at TSMC. “The TSMC AMS Reference Flow collaboration further expands our relationship to improve the broader analogue/mixed-signal and custom design solution by validating advanced TSMC technology and Synopsys tools together.”

Synopsys’ custom flow for front-end design and simulation consists of the Custom Designer Schematic Editor (SE) with simulation and analysis environment, HSPICE circuit simulator, CustomSim FastSPICE simulator and Custom WaveView waveform analyser. The front-end flow was validated to meet a variety of needs such as yield, multiple process corners and noise effect analysis. The Synopsys custom physical design and verification flow consists of the Custom Designer Layout Editor (LE) with schematic-driven layout (SDL) and SmartDRD technology, IC Validator physical verification and StarRC Custom parasitic extraction. This flow was validated to address the needs of productive rule-driven layout, full DRC/LVS signoff and high-accuracy 3D extraction with RC reduction. The entire Synopsys custom flow was validated with TSMC’s 28nm iPDK.

“TSMC and Synopsys have a long history of technical collaborations that provide higher design productivity and a comprehensive ecosystem for our joint customers,” said Bijan Kiani, vice president of product marketing at Synopsys. “Synopsys offers a comprehensive analogue/mixed-signal and custom design solution, and through this collaboration we can ensure that our mutual customers have access to a productive and streamlined flow that has been verified on the TSMC 28nm process.”

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design, verification and manufacturing. Synopsys’ comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, systems-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 65 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online athttp://www.synopsys.com/.

Leave a Reply

featured blogs
May 2, 2024
I'm envisioning what one of these pieces would look like on the wall of my office. It would look awesome!...
Apr 30, 2024
Analog IC design engineers need breakthrough technologies & chip design tools to solve modern challenges; learn more from our analog design panel at SNUG 2024.The post Why Analog Design Challenges Need Breakthrough Technologies appeared first on Chip Design....

featured video

Why Wiwynn Energy-Optimized Data Center IT Solutions Use Cadence Optimality Explorer

Sponsored by Cadence Design Systems

In the AI era, as the signal-data rate increases, the signal integrity challenges in server designs also increase. Wiwynn provides hyperscale data centers with innovative cloud IT infrastructure, bringing the best total cost of ownership (TCO), energy, and energy-itemized IT solutions from the cloud to the edge.

Learn more about how Wiwynn is developing a new methodology for PCB designs with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver.

featured paper

Altera® FPGAs and SoCs with FPGA AI Suite and OpenVINO™ Toolkit Drive Embedded/Edge AI/Machine Learning Applications

Sponsored by Intel

Describes the emerging use cases of FPGA-based AI inference in edge and custom AI applications, and software and hardware solutions for edge FPGA AI.

Click here to read more

featured chalk talk

Shift Left with Calibre
In this episode of Chalk Talk, Amelia Dalton and David Abercrombie from Siemens investigate the details of Calibre’s shift-left strategy. They take a closer look at how the tools and techniques in this design tool suite can help reduce signoff iterations and time to tapeout while also increasing design quality.
Nov 27, 2023
21,415 views