feature article
Subscribe Now

Saelig’s Economical Ethernet Extender Sends 10/100 Ethernet Up To 300 meters

Pittsford, NY, USA:  Saelig Company, Inc. has introduced the iCON-32300 range of Industrial Ethernet Extenders. A typical UTP cable cannot transmit over 100 meters length per segment.  iCON-32300 industrial Ethernet extenders can extend Ethernet connectivity in existing facilities over existing copper telephone wire or coaxial cable without needing to install extra cable. These reliable and rugged devices offer a wide operating temperature range and long MTBF and are ideal for building automation, security surveillance, digital signage, factory automation, and ITS (Intelligent Transportation Systems).

iCON-32300 series extenders are enclosed in ruggedized aluminum cases that are wall, DIN-rail or panel mountable and are available in two pair variants:  iCON-32314 is a point-to-point Ethernet extender designed for operating in harsh environments that efficiently extends 10/100 Ethernet circuits to 300 meters (984 feet) at up to 50Mbps using existing copper telephone wire and up to 1,900 meters (6.232 feet) at 1Mbps. iCON-32314 functions at extended temperatures ranging from -40°C to 75°C, and meets NEMA TS1 / TS2 standard for traffic control equipment and IEC61000-6-2 EMC generic standard immunity for industrial environment.

iCON-32310 extends 10/100 Ethernet circuits to 300 meters (984 feet) at up to 50Mbps using existing copper telephone wire and up to 1,900 meters (6.232 feet) at 1Mbps transmit performance. This series functions at temperature ranging from -40°C to 75°C, and meets NEMA TS1 / TS2 standard for traffic control equipment and IEC61000-6-2 EMC generic standard immunity for industrial environment.

Leave a Reply

Sidense Introduces Ultra-Low-Power NVM Memory

Ottawa, Canada – June 7, 2010 – Sidense, a leading developer of Logic Non-Volatile Memory (LNVM) IP cores, today announced the introduction of the Company’s ULP (Ultra-Low Power) one-time programmable (OTP) macro family.  Like all Sidense OTP memory products, ULP macros are based on the Company’s patented one-transistor (1T) split-channel architecture (1T-Fuse™) and require no additional masks or process steps, thus adding no extra wafer processing cost.   

Initially implemented at 180nm, ULP macros are available in configurations from 16 bits to 2 kbits.  The OTP macros feature a low 1.5V read voltage, low power, built-in redundancy and fast startup times, and can be used as field-programmable eFuse replacements.  Multiple analog components on a chip can each use its own ULP macro for trimming or tuning operations. 

 “Like all of our NVM products, ULP macros are based on our patented one-transistor bit cell architecture, which enables Sidense to produce secure, reliable and cost-effective field-programmable OTP products,” said Todd Humes, Sidense’s vice president of product engineering.  “ULP was developed for our customers who were looking for an alternative to eFuses for their applications requiring data availability at startup, a very low read voltage, and the flexibility of easy field configuration.”  

ULP has already reached TSMC’s Minimum Acceptance Criteria (MAC). The MAC criteria represents the third level of the rigorous and lengthy TSMC IP9000 IP qualification multi-step process and includes the following requirements: a review of the physical design for DRC, LVS, ERC, and Antenna issues; Design for Manufacturability (DFM) compliance; a pre-silicon assessment review of the design for margin and electrical performance; and a silicon assessment and correlation of typical material to demonstrate performance to datasheet specifications over voltage and temperature extremes. 

Additional ULP Information

Similar to Sidense’s SLP macro family, designers can use an optional, configurable IPS (Integrated Power Supply) macro with a charge pump for field-programming ULP memory bits.  Sidense customers have already embedded ULP in their products. ULP is currently available in TSMC’s 180nm process and is easily ported to other silicon foundries. 

About Sidense

Sidense Corp. provides secure, very dense and reliable non-volatile, one-time programmable (OTP) memory IP for use in standard-logic CMOS processes with no additional masks or process steps required and no impact on product yield.  The Company’s innovative one-transistor 1T-Fuse™ architecture provides the industry’s smallest footprint, most reliable and lowest power Logic Non-Volatile Memory (NVM) IP solution.  With over 70 patents granted or pending, Sidense OTP provides a field-programmable alternative solution to Flash, mask ROM and eFuse in many OTP and MTP applications. 

Sidense OTP memory, embedded in over 100 customer designs, is available from 180nm down to 40nm and is scalable to 28nm and below.  The IP is offered at and has been adopted by all top-tier semiconductor foundries and selected IDMs.  Customers are using Sidense OTP for analog trimming, code storage, encryption keys such as HDCP, WHDI, RFID and Chip ID, medical, automotive, and configurable processors and logic.  For more information, please visit www.sidense.com.

Leave a Reply

Actel Delivers Free IP Cores Bundle and RTL Package Option With Standard Software Packages

MOUNTAIN VIEW, Calif., June 7 /PRNewswire-FirstCall/ — Actel Corporation (NASDAQ:ACTL) is making it easier to build powerful designs using the proven IP blocks in its portfolio by including free access to IP libraries in its Libero® Gold edition and RTL-source IP libraries in its Libero Platinum edition. Access to more than fifty IP cores is now included in the comprehensive software toolset.

The Libero Gold Edition, which supports Actel FPGAs up to 1.5 million system gates, includes obfuscated versions of the Actel IP cores that can be easily used in designs but cannot be modified. The Libero Platinum edition supports Actel FPGA devices above 1.5 million system gates, such as AGLE3000, M1AGLE3000, A3PE3000, M1A3PE3000, A3PE3000L, RT3PE3000L, RTAX2000S, RTAX4000S, RTAX2000D, RTAX4000D and AX2000. In addition, RTL source code for the following broad selection of Actel IP cores can be accessed through Actel’s SmartDesign tool:

CoreAHB CoreAHBNVM CoreAES128
——- ———- ———-
CoreAHB2APB CoreAHBSRAM CoreDES
———– ———– ——-
CoreAHBLITE CoreAI Core3DES
———– —— ——–
CoreAHBNVM CoreAPB CoreAI
———- ——- ——
CoreAHBSRAM CoreFROM CoreAPB
———– ——– ——-
CoreAI CoreGPIO CoreCFI
—— ——– ——-
CoreAPB CoreINTERRUPT CoreDDR
——- ————- ——-
CoreFROM CoreMEMCTRL CoreMBX CoreFMEE
——– ——————- ——–
CoreGPIO CoreMP7BRIDGE CoreI2C
——– ————- ——-
CoreINTERRUPT CoreREMAP CorePWM
————- ——— ——-
CoreMEMCTRL CoreTIMER CoreRSENC
———– ——— ———
CoreMBX CoreUARTAPB CoreSDR
——- ———– ——-
CoreMP7BRIDGE CoreWATCHDOG CoreSPI
————- ———— ——-
CoreREMAP Core16550 CoreUART
——— ——— ——–
CoreAHB Core3DES CoreUART_APB
——- ——– ————
CoreAHB2APB Core8051s CoreABC
———– ——— ——-
CoreAHBLITE CoreLPC
———– ——-
CoreQEI
——-

Pricing and Availability

The Libero Integrated Design Environment (IDE) can be downloaded and installed directly from Actel’s website. The Actel Libero Gold edition is available on Windows XP or Vista free of charge. The Actel Libero Platinum edition is available on Windows and Linux platforms for $2495. All editions are one-year renewable licenses.

For more information on Libero IDE: http://www.actel.com/products/software/libero/default.aspx

For more information on Actel IP cores: http://www.actel.com/products/ip/DirectCores.aspx

About Actel

Actel is the leader in low power FPGAs and mixed signal FPGAs, offering the most comprehensive portfolio of system and power management solutions. Power Matters. Learn more at www.actel.com.

Leave a Reply

featured blogs
Apr 24, 2026
A thought experiment in curiosity, confusion, and cosmic consequences....

featured paper

Quickly and accurately identify inter-domain leakage issues in IC designs

Sponsored by Siemens Digital Industries Software

Power domain leakage is a major IC reliability issue, often missed by traditional tools. This white paper describes challenges of identifying leakage, types of false results, and presents Siemens EDA’s Insight Analyzer. The tool proactively finds true leakage paths, filters out false positives, and helps circuit designers quickly fix risks—enabling more robust, reliable chip designs. With detailed, context-aware analysis, designers save time and improve silicon quality.

Click to read more

featured chalk talk

What’s Driving Zephyr’s Momentum
In this episode of Chalk Talk, Brendon Slade from NXP and Amelia Dalton explore what Zephyr makes unique, how it compares to other RTOS options, and how its design philosophy enables developers to scale from simple prototypes to production-ready systems with confidence.
May 4, 2026
925 views