industry news
Subscribe Now

Board test and debug security via JTAG, IJTAG is explored in new eBook

Richardson, TX (July 1, 2014) ? Visibility into the operations and data stored on circuit boards and in semiconductors is the goal of test and debug. Unfortunately, this is often at odds with the goals of circuit board security. A new eBook published by ASSET® InterTech (www.asset-intertech.com) addresses the inherent weaknesses in the IEEE 1149.1 Boundary-Scan (JTAG) standard?s Test Access Port (TAP) found on many circuit boards and chips, and describes several general security strategies based on the IEEE 1687 Internal JTAG (IJTAG) standard that can overcome these problems. 

?There is no industry standard for making a circuit board?s test and debug facilities secure,? said Al Crouch, chief technologist, embedded instrumentation methodologies and IJTAG, for ASSET and one of the co-authors of the eBook. ?As a result, any board test security is usually derived from the security contained in the chips on a board and each chip has its own security methods. Board-level operations may have some encryption for security purposes, but the TAP still represents a vulnerability that hackers and counterfeiters can exploit unless security measures are designed into the circuit board.?

Titled ?JTAG | IJTAG Semiconductor and Board Test Security?, the new eBook is available for free. It can be downloaded from the eResources center on the ASSET website at: http://www.asset-intertech.com/Products/Boundary-Scan-Test/BST-Software/JTAG-IJTAG-Semiconductor-and-Board-Test-Security

Other informative eBooks, white papers and videos on issues relating to chip, board and system debug, validation and test can be downloaded from the ASSET website at: http://www.asset-intertech.com/eResources

About ASSET InterTech

ASSET InterTech is a leading supplier to the electronics industry of tools based on embedded instrumentation. Its SourcePoint debugger and the ScanWorks platform for embedded instruments overcome the limitations of external test and measurement equipment by applying instrumentation embedded in code and semiconductors to debug and validate software and firmware, and to perform design validation and manufacturing test on chips and circuit boards. ASSET’s recent acquisition of Arium added a powerful suite of firmware debug and trace tools to the ScanWorks platform. Designers can quickly debug firmware and then diagnose how it interacts with hardware. ASSET InterTech is located at 2201 North Central Expressway, Suite 105, Richardson, TX 75080. 

Leave a Reply

featured blogs
Apr 25, 2024
Structures in Allegro X layout editors let you create reusable building blocks for your PCBs, saving you time and ensuring consistency. What are Structures? Structures are pre-defined groups of design objects, such as vias, connecting lines (clines), and shapes. You can combi...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Designing for Functional Safety with Infineon Memory
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Alex Bahm from Infineon investigate the benefits of Infineon’s SEMPER NOR Flash and how the reliability, long-term data retention, and functional safety compliance make this memory solution a great choice for a variety of mission critical applications. They also examine how SEMPER NOR Flash has been architected and designed for functional safety and how Infineon’s Solutions Hub can help you get started using SEMPER NOR Flash in your next design.
Apr 22, 2024
561 views