industry news
Subscribe Now

Cadence Signoff Solution Produces Time-to-Market Advantage for STMicroelectronics

SAN JOSE, CA–(Marketwire – October 09, 2012) – Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, announced today that STMicroelectronics, a global semiconductor leader serving customers across the spectrum of electronics applications, slashed multiple weeks from its design schedule on a 28-nanometer system-on-chip (SoC) by switching to the Cadence® signoff solution. In concert with the Cadence RTL-to-GDSII flow, ST deployed Cadence signoff technologies to gain better quality of results and productivity while accelerating time to market in the tapeout of an advanced SoC.

“The Cadence signoff solution cut weeks off our development schedule,” said Thierry Bauchon, R&D director for STMicroelectronics’ Unified Platform Division. “In one 24-hour period, for instance, we were able to fix thousands of hold violations across more than 60 mode-corner combinations on this design, which contained more than 20 million cells — something that would have taken us weeks to close with our prior signoff technology.”

ST achieved its time-to-tapeout benefits by leveraging the integration of Cadence Encounter® Timing Systemwith Cadence QRC Extraction in conjunction with Encounter Digital Implementation (EDI) System.

At 28 nanometers and below, increased variation due to smaller drawn devices increases the amount of process corners required for signoff to ensure working silicon. Encounter Timing System uniquely delivers comprehensive physically aware, multi-mode, multi-corner (MMMC) analysis across the design flow, engineering change orders (ECOs), and final signoff. ST cited the ability to understand the placement of cells during timing optimization, along with the ability to distribute many modes and corners for analysis, as key to improving the quality of the ECOs and the turnaround time of final design closure.

“We are passionate about collaborating with technology innovators like ST, and are committed to continuing to deliver the best and most productive technology, tools, and flows to help them get their jobs done,” said Dr. Chi-Ping Hsu, senior vice president, Silicon Realization Group at Cadence. “For complex, MMMC, 28-nanometer design and ECOs, the integrated Cadence signoff solution continues to impress customers with its unique ability to help deliver superior quality of silicon, designer productivity, and accelerated time to market.”

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Leave a Reply

featured blogs
Mar 20, 2026
From machines that see and think, to systems that act, and the humans that nudge them along....

featured video

Cadence Chiplets Solutions | Helping you realize your chiplet ambitions

Sponsored by Cadence Design Systems

In this webinar, David Glasco, VP of Compute Solutions at Cadence, discusses how Cadence enables customers to transition from traditional monolithic SoC architectures to modular, scalable chiplet-based solutions, essential for meeting the growing demands of physical AI applications and high-performance computing.

Read eBook: Helping You Realize Your Chiplet Ambitions

featured chalk talk

EU Cyber Resilience Act Compliance Simplified with Infineon Security Solutions
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Preeti Khemani from Infineon and Amelia Dalton investigate the scope, categories, and standards included in the EU Cyber Resilience Act. They also explore the timelines associated with the EU Cyber Resilience Act and discuss how Infineon is streamlining compliance to ensure your next design meets CRA requirements.
Mar 10, 2026
10,577 views