industry news
Subscribe Now

Xilinx Returns to DAC Asking – Why ASIC When You Can Go All Programmable?

SAN JOSE, Calif., May 23, 2012 – Xilinx, Inc. (NASDAQ: XLNX) today announced participation at the Design Automation Conference (DAC) in San Francisco from June 3 – 7, 2012, including its first booth exhibition in 11-years where the new Vivado™ Design Suite will be showcased. As the costs and risks associated with application-specific devices can only be justified for a short list of ultra-high volume commodity products, programmable platforms have become the only viable means for meeting increasingly stringent product requirements – cost, power, performance, and density – begging the question: Why ASIC When You Can Go All Programmable? 

What: 49th Design Automation Conference (DAC) 2012

Where: San Francisco, CA, Moscone Center, Booth #730

When: Exhibits: June 4-6, 2012

Conference Program: June 3-7, 2012

At 28nm, Xilinx has moved well beyond its programmable logic origins to develop All Programmable devices going far beyond traditional programmable logic to enable both hardware and software programmability, incorporate both digital and analog mixed-signal functions, and allow new levels of programmable interconnect within monolithic devices and multi-die 3D ICs. The Vivado Design Suite was developed from the ground up to enable the next decade of design with these All Programmable devices, and to create a powerful bridge from the ASIC world. The Vivado Design Suite is a system and IP-centric, next generation design system addressing the productivity bottlenecks in system level integration and implementation. Visitors to the Xilinx booth will learn how the Vivado Design Suite increases programmable design productivity up to 4X, lowers design costs and speeds time to market for the most highly integrated hardware and software-programmable designs. They will also see how the Vivado Design Suite supports ASIC design standards for IP metadata, IP interfaces, design tools, and a growing breadth of IP and design tool solutions from Xilinx Alliance Program providers.

Xilinx experts will discuss these topics and more through the following booth demonstrations, deep-dive technical sessions, and conference panels:

In-Booth Technical Sessions 

Reserve a seat today for these sessions at: www.xilinx.com/DAC2012

  • Vivado Design Suite Overview – The new Vivado Design Suite accelerates integration and implementation by 4x over traditional design flows, reducing cost by simplifying design and automating  not dictating  a flexible design environment.
  • Vivado IP and System-Centric Design – The Vivado  Design Suite is an IP and system-centric design environment comprised of the Vivado IP Integrator – an interactive design environment enabling creation and verification of a hierarchical system by graphically connecting IP cores provided by Xilinx, third parties or proprietary IP using interface level connections, and the Vivado IP Packager which enables Xilinx, third party IP providers and end customers to package a core, module or completed design with all constraints, test benches and documentation.
  • Vivado High-Level Synthesis – Vivado High-Level Synthesis accelerates design implementation by directly targeting C, C++, and SystemC specifications into FPGAs without manually creating RTL.
  • Vivado Implementation & Analysis – The Vivado Design Suite shared scalable data model is architected to enable extensive cross-probing between design sources, schematic views, hierarchy browsers, design reports, messages, floor plan and Device Editor views. This unique capability enables faster debug and timing closure by providing graphical feedback to identify design issues at each phase of design. 

In-Booth Exhibition Demonstrations

All Vivado Design Suite demonstrations use either the Zynq™-7000 extensible processing platform or 3D IC enabled Virtex®-7 2000T device to showcase capabilities. For each hardware platform, Xilinx will demonstrate:

  • Vivado IP Integrator – An interactive design and verification environment enabling creation and verification of a hierarchical system by graphically connecting IP cores provided by Xilinx, third parties or proprietary IP using interface level connections.
  • Vivado Flow Implementation – Vivado Design Suite provides early access to critical design metrics such as power, timing, and resource utilization with increasing accuracy as the design progresses through the elaboration, synthesis, and placement and routing processes.
  • Vivado High-Level Synthesis – Vivado High-Level Synthesis accelerates design implementation by directly targeting C, C++, and SystemC specifications into FPGAs without manually creating RTL.

Xilinx Conference Participation

Tuesday, June 5

12:30 – 1:30 p.m.; Poster Session #2U, Room 105

4:00 – 6:00 p.m.; Session #13 – Panel, Room 305

Wednesday, June 6

9:00 – 10:30 a.m.; Session #19 – Panel, Room 305

9:15 –  10:15 a.m.; Pavilion Panel, Booth #310

12:30 – 1:30 p.m.; Poster Session #6U, Room 105

4:30 – 5:15 p.m.; Pavilion Panel, Booth #310

Thursday, June 7

9:00 – 10:00 a.m.; Session #37 – Panel, Room 305 

About Xilinx

Xilinx is the world’s leading provider of All Programmable technologies and devices, going beyond traditional programmable logic to enable both hardware and software programmability, integrate both digital and analog mixed-signal functions, and allow new levels of programmable interconnect in both monolithic and multi-die 3D ICs. The company’s products are coupled with a next-generation design environment and IP to serve a broad range of customer needs, from programmable logic to programmable systems integration. For more information, visit www.xilinx.com.


Leave a Reply

featured blogs
Mar 9, 2026
What happens to our digital history when the world's biggest archive of retro video games disappears?...

featured video

Cadence Chiplets Solutions | Helping you realize your chiplet ambitions

Sponsored by Cadence Design Systems

In this webinar, David Glasco, VP of Compute Solutions at Cadence, discusses how Cadence enables customers to transition from traditional monolithic SoC architectures to modular, scalable chiplet-based solutions, essential for meeting the growing demands of physical AI applications and high-performance computing.

Read eBook: Helping You Realize Your Chiplet Ambitions

featured chalk talk

EU Cyber Resilience Act Compliance Simplified with Infineon Security Solutions
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Preeti Khemani from Infineon and Amelia Dalton investigate the scope, categories, and standards included in the EU Cyber Resilience Act. They also explore the timelines associated with the EU Cyber Resilience Act and discuss how Infineon is streamlining compliance to ensure your next design meets CRA requirements.
Mar 10, 2026
4,067 views