feature article
Subscribe Now

Adjustable output 3Amp OKAMI™ PoL DC/DC converters ideal for 24V industrial applications

  •         Wide 16 to 40VDC input voltage range
  •         0.75 to 5.5VDC programmable output voltage
  •         Up to 3A load current
  •         Drives up to 1000µF ceramic capacitive loads

Murata Power Solutions has added a 3A output current surface mount series to its family of Okami™ non-isolated, DOSA compliant pinout, point-of-load (PoL) DC/DC converters. The OKI-T/3-W40 series is ideal for use 24VDC input range applications that require a low voltage DC source for powering FPGAs and microprocessors.

The 15W maximum output power OKI-T/3-W40 series has a wide input range of 16VDC to 40VDC and a programmable output voltage of 0.75VDC to 5.5VDC. The new modules achieve high power conversion efficiency with excellent derating performance. The OKI-T/3-W40 series is able to drive up to 1000µF ceramic capacitors making it easy for users to keep ripple and noise under control.

In addition to a wide voltage input range, the OKI-T/3-W40 series features on/off control, over-temperature, over-current, and under-voltage lock out (UVLO) protection.

Overall dimensions of the new modules are 20.8mm (0.82in.) x 11.9mm (0.47in.) x 8.5mm (0.34in.) high. Operating temperature range is -40°C to +85°C.

The new Okami OKI-T/3-W40 series of PoL DC/DC converters meets all standard UL/EN/IEC 60950-1 safety certifications and is compliant with RoHS-6 hazardous substance regulations.

Leave a Reply

Lattice Releases Development Platform for SERDES and Video Clock Distribution

HILLSBORO, OR ? DECEMBER 14, 2009 ? Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced the immediate availability of a $169 evaluation board for the ispClockTM 5400D programmable clock device. The new board is an easy-to-use platform for evaluating and designing with the ispClock5400D differential clock distribution device. The evaluation board can be used by itself to review the performance and in-system programmability of the 5400D device, or as a companion board and clock source for LatticeECP3TM FPGA Serial Protocol or Video Protocol evaluation boards.

Typically, expensive oscillators with LVDS or LVPECL interfaces are used as a reference clock for FPGA SERDES interface applications. The ispClock5400D device provides ultra low-jitter differential clock outputs that can be used to drive both the general purpose clocks and the SERDES reference clocks for FPGAs, ASSPs and ASICs. The evaluation board demonstrates how to interface a low-cost CMOS interface oscillator to the ispClock5400D device to produce high quality clocks for XAUI applications or 270 MHz SDI video applications.

“This new evaluation board provides an excellent development platform for differential clock implementations with the ispClock5400D device. The platform provides a way to interface rapidly to bench test equipment to confirm the low period and phase jitter performance of the 5400D family,” said Shyam Chandra, Lattice’s Product Manager for Mixed Signal Devices. “Traditional clock distribution ICs do not help with timing challenges in a circuit board; in fact, in many cases fixing timing problems requires new circuit board layout and fabrication. Our new evaluation board showcases the skew control flexibility of the ispClock5400D device, which costs far less than traditional clock distribution ICs.”

About the ispClock5400D Evaluation Board

The ispClock5400D evaluation board is a versatile, ready to use hardware development platform for evaluating and designing with ispClock programmable clock devices. The platform is based on a 6″ x 4″ evaluation board that features the ispClock 5406D device in a lead-free 48-pin QFNS package, SMA connectors and crystal oscillator circuits, as well as expansion headers for JTAG, I2C bus and test. The kit includes a preconfigured ispClock5400D demonstration design that illustrates the low-jitter performance and time/phase skew output control of the device. The board is controlled with switches and push buttons. A pin header provides access to the I2C bus interface of the ispClock5406D device.

Users may extend or modify the preconfigured demo using PAC-Designer® and ispVMTM software. PAC-Designer design software for the ispClock family can be downloaded free from the Lattice website, www.latticesemi.com/products/designsoftware/pacdesigner

Pricing and Availability

Pricing for the ispClock5400D evaluation board is $169. The boards are available for immediate ordering via the Lattice online store at http://www.latticesemi.com/store/eval_boards_mixedsig.cfm and through select authorized Lattice distributors at www.latticesemi.com/sales. All ispClock5400D and LatticeECP3 devices are fully production qualified and available now for volume shipments.

More information regarding the ispClock5400D evaluation board is available at www.latticesemi.com/5400D_board

About ispClock Programmable Clock Devices

The ispClock5400D device family features in-system programmable differential clock distribution with fully programmable features that allow users to program in different frequencies based on dividers and PLL functions. Additional value is added with multiple differential I/O support for various standards while maintaining the low-jitter required for high performance systems. The ispClock5400D family supports differential output drivers for programmable differential input reference/feedback standards: LVDS, LVPECL, HSTL, SSTL and HCSL. Included on-chip are programmable termination and a clock A/B selection multiplexer, programmable time skew, programmable phase skew and various programmable output enable features. Through I2C the user has access to nearly all the programmable features of the ispClock5400D.

The ispClock5400D maintains extremely low-jitter:

• Ultra low cycle-to-cycle jitter (29ps p-p)
• Ultra low period jitter (2.5ps)
• Low output-to-output skew (<75ps)

For more information about the Lattice ispClock device family, visit www.latticesemi.com/products/ispclock

About LatticeECP3 FPGAs

The low power, high value, third generation LatticeECP3 family offers the industry’s lowest power consumption and price of any SERDES-capable FPGA devices. The LatticeECP3 FPGA family offers multi-protocol 3.2G SERDES with XAUI jitter compliance, DDR3 memory interfaces, powerful DSP capabilities, high density on-chip memory and up to 149K LUTS, all with half the power consumption and half the price of competitive SERDES-capable FPGAs. For more information about the LatticeECP3 FPGA family, visit www.latticesemi.com/products/fpga/ecp3

About Lattice Semiconductor

Lattice is the source for innovative FPGA, PLD, programmable Power Management and Clock Management solutions. For more information, visit www.latticesemi.com

Leave a Reply

featured blogs
Feb 6, 2026
In which we meet a super-sized Arduino Uno that is making me drool with desire....

featured chalk talk

BMV080: World’s Smallest Particulate Matter (PM) Sensor
In this episode of Chalk Talk, Liaisan Khismatova from Bosch Sensortec and I explore the benefits of the Bosch BMV080, the world’s smallest particulate matter (PM) sensor. They also investigate the fanless innovation at the heart of the BMV080 Particulate Matter Sensor and how the silent and maintenance-free operation and ultra-compact size of this sensor makes it a game changer for next generation air quality monitoring applications. 
Jan 29, 2026
11,879 views