industry news
Subscribe Now

Jasper to Release First of Its Kind System-Level-Verification IP (VIP) for ARM ACE-based SoCs

Mountain View, CA, June 07, 2011.  Jasper Design Automation, the leading provider of verification solutions based on formal technology, today announced the availability of its suite of system-level VIP for AMBA 4 ACE-based SoCs.  The VIP is the first of its kind for the ACE specification and was a direct result of the tight collaboration between ARM and Jasper for validating the quality and robustness of the specification.

“Our goal was to support a specification to improve cache coherency for complex multicore SoCs and so maximize performance and power efficiency,” said Michael Dimelow, Director of Marketing, Processor Division, ARM. “We recognize that the enormous complexity of these challenges requires a suitable verification platform.   The release of Jasper’s System-Level Verification IP for AMBA 4 ACE provides customers with an advanced solution for multicore SoC design.”

The collaboration with ARM not only validated the specification, but also resulted in certification of Jasper’s system-level VIP for ACE. Jasper’s VIP for ACE addresses complex system-level issues such as absence of deadlocks and cache coherency.  Among the features, is a new query-able ACE model that was developed in partnership by Jasper and ARM to enable end users to comprehend the ACE specification and answer system-level design questions.  An ACE architecture executable model can be used to help customers verify compliance to the ACE protocol as they extend their architecture to include private protocols and IP.

“We are proud to be the first source of certified VIP for ACE and are excited to know that our technology will go a long way in reducing the risks our customers take in their design and verification.” Said Kathryn Kranen, President and CEO of Jasper Design Automation. “The close work we did with ARM has enabled a verification ecosystem that can target the most important verification challenges.  Problems that were previously intractable are now able to be resolved.” 

Availability

AXI4 bus VIP and ACE protocol checkers are immediately available.  Each is delivered as an option to Jasper’s Intelligent ProofKits.  The Jasper VIP is available for use in simulation or in formal verification with Jasper solutions. 

About Jasper Design Automation

Jasper delivers industry-leading EDA software solutions for semiconductor design, verification, and reuse, based on the state-of-the-art formal technology. Customers include worldwide leaders in wireless, consumer, computing, and networking electronics, with over 150 successful chip deployments.  Jasper, headquartered in Mountain View, California, is privately held, with offices and distributors in North America, South America, Europe, and Asia.  Visit www.jasper-da.com to reduce risks; increase design, verification and reuse productivity; and accelerate time to market. 

Leave a Reply

featured blogs
Apr 24, 2024
Learn about maskless electron beam lithography and see how Multibeam's industry-first e-beam semiconductor lithography system leverages Synopsys software.The post Synopsys and Multibeam Accelerate Innovation with First Production-Ready E-Beam Lithography System appeared fir...
Apr 24, 2024
Diversity, equity, and inclusion (DEI) are not just words but values that are exemplified through our culture at Cadence. In the DEI@Cadence blog series, you'll find a community where employees share their perspectives and experiences. By providing a glimpse of their personal...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Neutrik powerCON®: Twist and Latch Locking AC Power Connectors
Sponsored by Mouser Electronics and Neutrik
If your next design demands frequent connector mating and unmating and use in countries throughout the world, a twist and latch locking AC power connector would be a great addition to your system design. In this episode of Chalk Talk, Amelia Dalton and Fred Morgenstern from Neutrik explore the benefits of Neutrik's powerCON® AC power connectors, the electrical and environmental specifications included in this connector family, and why these connectors are a great fit for a variety of AV and industrial applications. 
Nov 27, 2023
19,799 views