industry news
Subscribe Now

New Synopsys HSPICE Precision Parallel Technology Delivers Up to 7X Speed-up for Analog/Mixed-Signal Designs

MOUNTAIN VIEW, Calif.Sept. 20 /PRNewswire/ — Synopsys, Inc. (Nasdaq: SNPS), a world leader in software and IP for semiconductor design, verification and manufacturing, today unveiled new HSPICE® Precision Parallel (HPP) multi-threading technology that delivers up to 7X simulation speed-up for complex analog and mixed-signal designs. In addition to the new HPP technology, the HSPICE 2010 solution includes enhanced convergence algorithms, advanced analog analysis features and foundry-qualified support for process design kits (PDKs) that extend HSPICE gold-standard accuracy to the verification of complex circuits such as phase-locked loops, SERDES, data converters, high-precision custom digital and power management. With HSPICE 2010, design teams can accelerate verification of their analog circuits across process variation corners and reduce the risk of silicon respins.

“We rely on HSPICE to simulate our analog designs with sophisticated digital control logic functions,” said Xiaowei Wang, director of analog design at HiSilicon. “Using the latest HSPICE Precision Parallel technology on a data converter, we obtained a 7X speed-up on eight cores, reducing a multiple-day simulation to about 8 hours. HPP enables our analog engineers to improve productivity by simulating multiple iterations of the designs in a single day.”

HSPICE Precision Parallel Technology

In 2008, HSPICE was one of the first commercial circuit simulators to introduce full multi-threading capability. The new HPP technology takes multi-threading performance to a new level for complex analog circuits with significantly faster speed and class-leading multicore scalability. HPP combines an adaptive sub-matrix technology with optimized cache utilization and streamlined device model evaluation to obtain fast, highly-scalable performance on today’s multicore machines. Efficient memory management allows simulation of post-layout circuits larger than 10 million elements.

“We evaluated HSPICE Precision Parallel technology to speed up our multimillion-element complex clock mesh network simulation,” said Antonio Todesco, SMTS design engineer, Graphics Silicon Engineering group at Advanced Micro Devices. “HSPICE Precision Parallel technology allowed us to achieve one-day turnaround time for ECO, extraction and simulation while using less memory and delivered the timing resolution needed to support clock mesh circuit integrity.”

“With the increasing use of digitally-assisted analog circuits in SoCs, designers are demanding innovation in circuit simulation to significantly speed up transient simulation and to take advantage of the latest multicore compute resources,” said Paul Lo, senior vice president and general manager, Synopsys Analog and Mixed-Signal Group. “We continue to invest in new HSPICE technology to improve simulation productivity for the HSPICE user community.”

Availability

The HSPICE Precision Parallel technology is in limited customer availability and will be generally available in the December 2010 release.

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design, verification and manufacturing. Synopsys’ comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, system-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 65 offices located throughout North AmericaEuropeJapanAsia and India. Visit Synopsys online at http://www.synopsys.com.

Leave a Reply

featured blogs
Mar 29, 2024
By Mark Williams, Sr Software Engineering Group Director Translator: Masaru Yasukawa Ć„Ā·Ā®Ć„Ā‹Ā•Ć£Ā‚Ā¢Ć£ĀƒĀ³Ć£ĀƒĀ—Ć£ĀĀÆĆ£Ā1Ć£ĀĀ¤Ć£ĀĀ®Ć„Ā…Ā„Ć„ĀŠĀ›Ć¤ĀæĀ”Ć„ĀĀ·Ć£ĀĀ§Ć£ĀĀÆĆ£ĀĀŖĆ£ĀĀ2Ć£ĀĀ¤Ć£ĀĀ®Ć„Ā…Ā„Ć„ĀŠĀ›Ć¤ĀæĀ”Ć„ĀĀ·Ć©Ā–Ā“Ć£ĀĀ®Ć„Ā·Ā®Ć£ĀĀ«Ć£Ā‚Ā²Ć£Ā‚Ā¤Ć£ĀƒĀ³Ć£Ā‚Ā’Ć©ĀĀ...
Mar 26, 2024
Learn how GPU acceleration impacts digital chip design implementation, expanding beyond chip simulation to fulfill compute demands of the RTL-to-GDSII process.The post Can GPUs Accelerate Digital Design Implementation? appeared first on Chip Design....
Mar 21, 2024
The awesome thing about these machines is that you are limited only by your imagination, and I've got a GREAT imagination....

featured video

We are Altera. We are for the innovators.

Sponsored by Intel

Today we embark on an exciting journey as we transition to Altera, an Intel Company. In a world of endless opportunities and challenges, we are here to provide the flexibility needed by our ecosystem of customers and partners to pioneer and accelerate innovation. As we leap into the future, we are committed to providing easy-to-design and deploy leadership programmable solutions to innovators to unlock extraordinary possibilities for everyone on the planet.

To learn more about Altera visit: http://intel.com/altera

featured chalk talk

Enabling the Evolution of E-mobility for Your Applications
The next generation of electric vehicles, including trucks, buses, construction and recreational vehicles will need connectivity solutions that are modular, scalable, high performance, and can operate in harsh environments. In this episode of Chalk Talk, Amelia Dalton and Daniel Domke from TE Connectivity examine design considerations for next generation e-mobility applications and the benefits that TE Connectivityā€™s PowerTube HVP-HD Connector Series bring to these designs.
Feb 28, 2024
3,991 views