feature article
Subscribe Now

Next Generation System Validation Using Transactors

Emulation: The Enabler for Hardware-Software Co-Verification

Using an emulator for ASIC verification holds the promise of extremely high execution speed, enabling the validation of system-level scenarios that are unthinkable with simulation farms. With MHz speeds, today’s fast emulators can crunch enough cycles to run entire software application stacks on top of an SOC and truly perform hardware software co-verification. However, having a fast and accurate model of the ASIC solves only half of the problem. Without the corresponding system-level environment to drive the design, that potential is wasted.

In-Circuit Emulation: More Painful Than Expected

Historically, the first emulators, as well as FPGA prototypes, have been deployed in in-circuit emulation (ICE) mode. By connecting to real target devices (the target system), it was believed that the behavior of the system would be as accurate as possible. However, since the emulated design would only run at a fraction of the speed of the actual silicon,speed rate adapters had to be inserted to buffer traffic between the live devices running at real speed and the design executed at lower speed.The different speed domains broke the timing relationships between the test environment (live devices) and the emulated design, thuspreventing the testing of many critical scenarios such as corner cases,burst accesses, etc. The verification team had the false impression thatthe design was functional, only to discover that after tape-out problems remained. And this is not the only drawback of an ICE deployment.

Leave a Reply

featured blogs
Apr 23, 2024
Do you think you are spending too much time fine-tuning your SKILL code? As a SKILL coder, you must be aware that producing bug-free and efficient code requires a lot of effort and analysis. But don't worry, there's good news! The Cadence Virtuoso Studio platform ha...
Apr 23, 2024
We explore Aerospace and Government (A&G) chip design and explain how Silicon Lifecycle Management (SLM) ensures semiconductor reliability for A&G applications.The post SLM Solutions for Mission-Critical Aerospace and Government Chip Designs appeared first on Chip ...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTekā€™s design process usually relies on human intuition, but with Cadenceā€™s Optimality Intelligent System Explorer and Clarity 3D Solver, theyā€™ve increased design productivity by 75X. The Optimality Explorerā€™s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

Stepper Motor Basics & Toshiba Motor Control Solutions
Sponsored by Mouser Electronics and Toshiba
Stepper motors offer a variety of benefits that can add value to many different kinds of electronic designs. In this episode of Chalk Talk, Amelia Dalton and Doug Day from Toshiba examine the different types of stepper motors, the solutions to drive these motors, and how the active gain control and ADMD of Toshibaā€™s motor control solutions can make all the difference in your next design.
Sep 29, 2023
26,195 views