feature article
Subscribe Now

Xilinx Redefines Power, Performance, and Design Productivity with Three New 28 nm FPGA Families:Virtex-7, Kintex-7, and Artix-7 Devices

Three new Xilinx product families leverage the unprecedented power, performance, and capacity enabled by TSMC’s 28 nm high-k metal gate (HKMG), high performance,low power (HPL) process technology and the unparalleled scalability afforded by the FPGA industry’s first unified silicon architecture to provide a comprehensive platform base for next-generation systems.

Today, thanks in large part to the exceptional power/performance characteristics of TSMC’s 28 nm HKMG process, coupled with innovative engineering at both the silicon and software levels, Xilinx has pushed the leading edge to unparalleled levels in system power and performance, capacity, and price with the introduction of the Xilinx® 7 series: Virtex®-7, Kintex™-7, and Artix™-7 families. Coupled with the proven EasyPath™ cost-reduction technology, these new families deliver unprecedented value for next-generation system designers.

The steady migration of FPGA families to new process nodes every two years or so has produced enormous improvements in performance, capacity, and power. In 2008,

Xilinx introduced Virtex-6 FPGAs, which offered 11.13 Gb/s transceivers, supporting over 1 Tb/s aggregate bandwidth, and 2,016 DSP slices, running up to 600 MHz. The largest Virtex-6 device offers 760,000 logic cells, making it the reference for FPGA customers developing ASIC prototyping and emulation applications. Virtex-6 FPGAs were also the first Xilinx product family designed to support voltage scaling, resulting in a 55% total power reduction compared to the previous-generation 65 nm product offerings.

Click here to download this whitepaper.

Leave a Reply

featured blogs
Apr 16, 2024
In today's semiconductor era, every minute, you always look for the opportunity to enhance your skills and learning growth and want to keep up to date with the technology. This could mean you would also like to get hold of the small concepts behind the complex chip desig...
Apr 11, 2024
See how Achronix used our physical verification tools to accelerate the SoC design and verification flow, boosting chip design productivity w/ cloud-based EDA.The post Achronix Achieves 5X Faster Physical Verification for Full SoC Within Budget with Synopsys Cloud appeared ...
Mar 30, 2024
Join me on a brief stream-of-consciousness tour to see what it's like to live inside (what I laughingly call) my mind...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

ROHM Automotive Intelligent Power Device (IPD)
Modern automotive applications require a variety of circuit protections and functions to safeguard against short circuit conditions. In this episode of Chalk Talk, Amelia Dalton and Nick Ikuta from ROHM Semiconductor investigate the details of ROHM’s Automotive Intelligent Power Device, the role that ??adjustable OCP circuit and adjustable OCP mask time plays in this solution, and the benefits that ROHM’s Automotive Intelligent Power Device can bring to your next design.
Feb 1, 2024
10,259 views