industry news
Subscribe Now

Cadence Voltus IC Power Integrity Solution Enables Juniper Networks to Achieve First-Pass Silicon Success for its Largest Networking SoC

SAN JOSE, Calif., April 4, 2017— Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that Juniper Networks achieved first-pass silicon success for its largest system-on-chip (SoC) design with hundreds of millions of instances on the latest FinFET process using the Cadence Voltus IC Power Integrity Solution. With the Cadence solution in place, Juniper yielded faster turnaround times and improved signoff accuracy when compared with its previous solution.

In addition to faster turnaround and improved accuracy, the Voltus IC Power Integrity Solution incorporates the industry’s first distributed processing capability that enabled the Juniper design team to efficiently run full-chip power grid integrity analysis. The Voltus IC Power Integrity Solution streamlined Juniper’s signoff process with near-linear performance scalability on hundreds of millions of instances on hundreds of machines. It also provided Juniper with full-flat analysis of complex, billion-node designs, enabling the design team to run full chip-level power signoff without having to break the chip into multiple partitions. In addition, the seamless integration with the Cadence Innovus Implementation System and the Tempus Timing Signoff Solution enabled Juniper to optimize designs and achieve design closure faster through placement IR-aware fixing, clock STA/jitter analysis and floor-planning fixing.

“Juniper designs high-performance SoCs that require accurate and fast power signoff on extra-dense, complex power grids,” said Sanjay Kumar, senior director ASIC Designs at Juniper Networks. “The Voltus IC Power Integrity Solution provided several efficiencies that enabled us to shorten the time to design closure on our largest ever switch-chip FinFET design so that we can stay in front of the competition. Given our successful, accurate silicon results, we’re planning to use the Voltus IC Power Integrity Solution for all of our advanced-node designs.”

“Ever-increasing chip size and power-grid complexity in networking, cloud computing, graphic processing and mobile communications at advanced nodes can create challenges with signoff accuracy and turnaround time,” said KT Moore, senior product management group director of the Digital & Signoff Group at Cadence. “By using the Voltus IC Power Integrity Solution and its distributed processing capability, incorporating the latest programing techniques in data structure, modeling and massively parallel processing over multiple computer servers in matrix-solver algorithms, Juniper was able to achieve its design goals without losing any accuracy.”

The Voltus IC Power Integrity Solution is a full-chip, cell-level power signoff tool that provides accurate, fast, and high-capacity analysis and optimization technologies. For more information, please visit www.cadence.com/go/voltusic.

About Cadence

Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company’s System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine’s 100 Best Companies to Work For. Learn more at cadence.com.

This press release contains certain forward-looking statements that are based on our current expectations and involve numerous risks and uncertainties that may cause these forward-looking statements to be inaccurate. Risks that may cause these forward-looking statements to be inaccurate include, among others, the risks detailed from time-to-time in our U.S. Securities and Exchange Commission filings and reports, including, but not limited to, our most recent quarterly report on Form 10-Q and our annual report on Form 10-K. We do not intend to update the information contained in this press release.

Leave a Reply

featured blogs
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....
Apr 18, 2024
Analog Behavioral Modeling involves creating models that mimic a desired external circuit behavior at a block level rather than simply reproducing individual transistor characteristics. One of the significant benefits of using models is that they reduce the simulation time. V...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

GaN Solutions Featuring EcoGaN™ and Nano Pulse Control
In this episode of Chalk Talk, Amelia Dalton and Kengo Ohmori from ROHM Semiconductor examine the details and benefits of ROHM Semiconductor’s new lineup of EcoGaN™ Power Stage ICs that can reduce the component count by 99% and the power loss of your next design by 55%. They also investigate ROHM’s Ultra-High-Speed Control IC Technology called Nano Pulse Control that maximizes the performance of GaN devices.
Oct 9, 2023
24,943 views