industry news
Subscribe Now

Synopsys’ New USB 2.0 Type-C IP Cuts Power and Area for IoT Edge Applications

MOUNTAIN VIEW, Calif., July 13, 2016 /PRNewswire/ —

Highlights:

  • DesignWare USB 2.0 Type-C solution, including controllers and PHYs, reduces USB silicon area by up to 50 percent on ultra-low power 40-nm and 55-nm processes
  • Extends battery life with near 0 W standby power consumption and up to 30 percent lower active power
  • Saves months of implementation and verification effort with simplified configuration options

Synopsys, Inc. (Nasdaq:SNPS) today announced it has reduced the power and area of its DesignWare® USB 2.0 Type-C Controller and PHY IP for cost-sensitive and energy-efficient Internet of Things (IoT) edge applications targeting 40-nanometer (nm) and 55-nm ultra-low power processes. The IP cuts silicon area by up to 50 percent compared to competitive offerings, saving on average $0.03 per die. To extend battery life, the USB IP uses 30 percent lower active power compared to competing solutions and near 0 W of standby power. The DesignWare USB 2.0 Type-C IP supports the IEEE 1801 standard Unified Power Format (UPF) to speed implementation and testing of power domains. In addition, Synopsys has simplified configuration options in the IP to reduce integration and verification effort by weeks or months.

“To meet our customers’ stringent power and area requirements, our SoCs, which incorporate USB 2.0 functionality, must be significantly smaller and consume less power than competing options,” said SJ Choi, senior vice president, head of digital TV SoC R&D at SIC center, LG Electronics. “As the leader in USB IP, Synopsys understands our design challenges and consistently delivers USB solutions that meet our exact needs. Their IP, combined with their long track record of USB compliance and proven interoperability, allows us to mitigate our design risk and achieve first silicon success.”

“The continued proliferation of IoT edge devices requires more data to be delivered through USB interfaces with minimal power consumption in an extremely small form factor,” said Jeff Ravencraft, USB-IF president and COO. “Synopsys’ USB 2.0 IP solution has been specifically designed and optimized to address these requirements, which is critical for designers to quickly and easily integrate USB functionality into their IoT SoCs.”

The DesignWare USB 2.0 Type-C Host, Device and Dual-Role Device Controllers and PHYs are based on Synopsys USB 2.0 IP that has been certified more than 90 times and integrated in thousands of SoC designs shipping in billions of chips. The new DesignWare USB solution supports the USB Battery Charging v1.2 specification, delivering up to 1.5 A of current to IoT devices connected to a wall charger. In addition, the DesignWare USB 2.0 Type-C IP supports advanced power management features, such as power supply gating and support for near 0 W standby current, to help designers reduce leakage for IoT devices. For the fastest, most efficient IC development, the IP eliminates the 80 percent of standard USB 2.0 configuration options that are not essential to IoT systems. In addition to the DesignWare USB 2.0 Type-C Controllers and PHYs, Synopsys offers IP prototyping kits, IP software development kits and verification IP to enable early software development, reduce IP integration risk and speed time-to-market.

“Reducing energy consumption and system costs are critical for IoT applications,” said John Koeter, vice president of marketing for IP and prototyping at Synopsys. “Synopsys is delivering a broad range of DesignWare IP optimized specifically for IoT applications, including the new USB 2.0 Type-C IP, to help designers extend battery life, reduce costs and enable additional functionality in their products.”

Availability & Resources

The DesignWare USB 2.0 Type-C IP for IoT is available now in ultra-low power 40-nm and 55-nm processes. DesignWare USB IP prototyping kits, IP software development kits and verification IP are also available now.

About DesignWare IP

Synopsys is a leading provider of high-quality, silicon-proven IP solutions for SoC designs. The broad DesignWare IP portfolio includes logic libraries, embedded memories, embedded test, analog IP, wired and wireless interface IP, security IP, embedded processors and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys’ IP Accelerated initiative offers IP prototyping kits, IP software development kits and IP subsystems. Synopsys’ extensive investment in IP quality, comprehensive technical support and robust IP development methodology enable designers to reduce integration risk and accelerate time-to-market. For more information on DesignWare IP, visithttp://www.synopsys.com/designware.

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As the world’s 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software quality and security solutions. Whether you’re a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest quality and security, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at http://www.synopsys.com/.

Leave a Reply

featured blogs
Apr 18, 2024
Analog Behavioral Modeling involves creating models that mimic a desired external circuit behavior at a block level rather than simply reproducing individual transistor characteristics. One of the significant benefits of using models is that they reduce the simulation time. V...
Apr 16, 2024
Learn what IR Drop is, explore the chip design tools and techniques involved in power network analysis, and see how it accelerates the IC design flow.The post Leveraging Early Power Network Analysis to Accelerate Chip Design appeared first on Chip Design....
Mar 30, 2024
Join me on a brief stream-of-consciousness tour to see what it's like to live inside (what I laughingly call) my mind...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

Dependable Power Distribution: Supporting Fail Operational and Highly Available Systems
Sponsored by Infineon
Megatrends in automotive designs have heavily influenced the requirements needed for vehicle architectures and power distribution systems. In this episode of Chalk Talk, Amelia Dalton and Robert Pizuti from Infineon investigate the trends and new use cases required for dependable power systems and how Infineon is advancing innovation in automotive designs with their EiceDRIVER and PROFET devices.
Dec 7, 2023
17,093 views