industry news
Subscribe Now

Cypress Adopts Cadence Digital Implementation and Circuit Simulation Tools for 40nm Automotive Designs

SAN JOSE, Calif., May 10, 2016?Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that after an extensive competitive evaluation, Cypress Semiconductor Corp. selected the full Cadence® RTL-to-signoff digital design flow and complete Spectre® circuit simulation platform for all of its 40nm automotive chip designs. The evaluation process showed Cypress the opportunity to dramatically improve its turnaround time and productivity with the Cadence solution when compared with its previous flow.

The Cadence digital flow consists of the Innovus? Implementation System, the Genus? Synthesis Solution, the Tempus? Timing Signoff Solution, Conformal® Low Power and the Quantus? QRC Extraction Solution. These tools collectively enabled Cypress to achieve improved individual tool throughput and productivity gains. Specifically, the Innovus Implementation System provided Cypress with significant power, performance and area (PPA) benefits.

In particular, low power was a critical requirement for the Cypress 40nm automotive designs. Cypress develops complex designs with multiple power domains that require comprehensive UPF constraints and many timing modes and corners. The Cadence low-power flow offers IEEE 1801 support, and provided Cypress with area and power reductions.

The Spectre circuit simulation platform, including the Spectre Classic Simulator, Spectre Accelerated Parallel Simulator (APS), Spectre eXtensive Partitioning Simulator (XPS) and Spectre RF Option, can provide Cypress with improved accuracy, speed and ease of use. The initial Spectre XPS next-generation FastSpice simulator evaluation yielded up to 10X turnaround time improvement over Cypress’s previous Cadence flow.

For more information on the Cadence tools, please visit www.cadence.com/products/Pages/all_products.aspx.

“We’re always up against tight deadlines to deliver innovative and reliable designs to our automotive customers,” said Dragomir Nikolic, worldwide CAD director at Cypress. “While looking at the digital offerings from Cadence, specifically the Innovus Implementation System and the Tempus Timing Signoff Solution, we’ve seen an opportunity to improve our quality of results while significantly reducing cycle time. We know these offerings are state of the art in the EDA industry, and we are eager to see the tools in action on our 40nm platform. In addition to low power, reliability and low PPB defect rates are critical for us. The Innovus Implementation System routing capability enables us to drive those defects even lower for our automotive customers.”

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.

Leave a Reply

featured blogs
Apr 19, 2024
Data type conversion is a crucial aspect of programming that helps you handle data across different data types seamlessly. The SKILL language supports several data types, including integer and floating-point numbers, character strings, arrays, and a highly flexible linked lis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

Maximizing High Power Density and Efficiency in EV-Charging Applications
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Daniel Dalpiaz from Infineon talk about trends in the greater electrical vehicle charging landscape, typical block diagram components, and tradeoffs between discrete devices versus power modules. They also discuss choices between IGBT’s and Silicon Carbide, the advantages of advanced packaging techniques in both power discrete and power module solutions, and how reliability is increasingly important due to demands for more charging cycles per day.
Dec 18, 2023
16,761 views