industry news
Subscribe Now

Cadence Sigrity 2016 Portfolio Improves Product Creation Time with PCB Design and Analysis Methodology for Multi-Gigabit Interfaces

SAN JOSE, Calif., January 20, 2016?Cadence Design Systems, Inc. (NASDAQ: CDNS), today announced the availability of the Sigrity? 2016 technology portfolio, which improves product creation time with an enhanced PCB design and analysis methodology that is ideal for multi-gigabit interfaces.

To speed up the qualification of a physical design for the USB Implementers Forum (USB-IF) compliance test, the Cadence® Sigrity technology portfolio includes automated support for IBIS-AMI model creation, fast and accurate channel model extraction using multiple field solvers, and an automated power-aware signal integrity analysis report to validate a virtual USB 3.1 channel. These technologies, when used together, can shave weeks off the design process.

Previously, IBIS-AMI model creation has been a manual process. The Sigrity 2016 technology portfolio now leverages validated equalization algorithms used by the Cadence Design IP SerDes PHY team and provides an automated methodology for combining, paramaterizing and compiling the algorithms into an executable model. This can increase the pool of engineers capable of efficiently developing SerDes I/O models.

The new “cut and stitch” technology features the ability to create accurate channel models ten times faster by using a mix of hybrid and 3D full-wave field solvers. With minimal manual intervention, the serial link channel can be divided into sections, solved for and automatically stitched together into a single interconnect model. The rapid model extraction technique enables engineers to trade-off various signal routing and layer transition strategies and still meet demanding time-to-market requirements.

Other capabilities that have been enhanced in the portfolio are:

  • ? New quasi-static 3D field solver integrated with 3D full wave and hybrid solver technology available for both IC package and PCB analysis
  • ? Electrical Performance Assessment integrated directly into the IC Package Designer’s layout environment
  • ? Optimized decoupling capacitor schemes updated to Allegro® PCB layout
  • ? Improved Power Integrity analysis methodology for PCB designers

To learn more about Sigrity solutions, visit http://www.cadence.com/news/sigrity2016.

“The Sigrity 2016 portfolio features capabilities that increase efficiency and speed up the design process by enabling designers to qualify multi-gigabit standard interfaces such as USB 3.1,” said Vinod Kariat, vice president of Custom IC and PCB Group R&D at Cadence. “These features remove the need to manually write and compile code using a software development environment to create SerDes I/O models and that makes modeling of transceivers and interconnects faster.”

“Our collaboration with Cadence has allowed both engineering teams to develop tools that can improve our joint customers’ product creation process. The Sigrity 2016 release aligns with our customers’ needs to address serial link analysis challenges as early as possible,” said Brian Reich, General Manager Performance Oscilloscopes, Tektronix. “Together we can help our joint customers reduce weeks from their design cycles as they prototype USB 3.1 interfaces with the Sigrity solution and validate them in the lab with the Tektronix solutions.”

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at http://www.cadence.com.

Leave a Reply

featured blogs
Apr 23, 2024
The automotive industry's transformation from a primarily mechanical domain to a highly technological one is remarkable. Once considered mere vehicles, cars are now advanced computers on wheels, embodying the shift from roaring engines to the quiet hum of processors due ...
Apr 22, 2024
Learn what gate-all-around (GAA) transistors are, explore the switch from fin field-effect transistors (FinFETs), and see the impact on SoC design & EDA tools.The post What You Need to Know About Gate-All-Around Designs appeared first on Chip Design....
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

Power Gridlock
The power grid is struggling to meet the growing demands of our electrifying world. In this episode of Chalk Talk, Amelia Dalton and Jake Michels from YAGEO Group discuss the challenges affecting our power grids today, the solutions to help solve these issues and why passive components will be the heroes of grid modernization.
Nov 28, 2023
19,851 views