industry news
Subscribe Now

Cadence Announces Stratus High-Level Synthesis Platform

SAN JOSE, Calif., 24 Feb 2015

HIGHLIGHTS:

  • Industry’s first high-level synthesis platform that can be utilized across an entire system-on-chip (SoC) design
  • First silicon-proven high-level synthesis platform to address real world challenges, including ECO, low power, IP reuse, and routing congestion
  • Consistent environment from TLM through gates improves design and verification quality

Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced the Cadence® Stratus™ high-level synthesis platform, the industry’s first high-level synthesis platform that can be utilized across an entire system-on-chip (SoC) design. This next-generation platform integrates Forte Cynthesizer™ and Cadence C-to-Silicon Compiler into one tool to deliver 10X productivity improvement, 20 percent better power, performance, and area (PPA) quality of results (QoR), and 5X faster verification versus a hand-written RTL flow. 

The Stratus high-level synthesis platform is currently available. For more information, visithttp://www.cadence.com/news/stratus

Prior to the Stratus platform, no high-level synthesis tool was robust enough to be used across an entire SoC design, and designers were forced to choose the parts of their designs in which they would utilize the technology. With the Stratus platform, Cadence has eliminated that design compromise by integrating a comprehensive set of features into one platform, including:

  • A sixth generation high-level synthesis core engine to provide excellent usability, scalability, and QoR across the full application space, including both control-centric and datapath-centric designs containing hundreds of blocks
  • Full integration with Cadence Encounter RTL Compiler and Cadence Encounter® Conformal® ECO Designer to allow physically-aware and ECO-aware high-level synthesis and minimize implementation changes from Engineering Change Orders
  • Rich intellectual property library of I/O interfaces and customizable floating point datatypes to increase productivity by giving designers synthesizable optimized SystemC building blocks
  • Full IDE and automation of tool flow and multiple scenario evaluation to enable full architectural exploration, and improve verification by providing a consistent environment from early TLM models through gates

“With our high-level synthesis flow and the Stratus platform, we’re now doing the kinds of things that we couldn’t have imagined doing previously,” said Ray McConnell, chief technology officer of Blu Wireless Technology. “For example, we can now have a working prototype of a complete multi-gigabit modem with a mmwave beamsteering antenna available when we’re doing the integration and system and software validation. Previously, we would have had to use poor approximations for early validation. Having an early working prototype is having a significant business impact in terms of our potential customers’ enthusiasm and confidence.” 

“Delivering SoCs with unique IP, while meeting tight schedule windows and keeping development costs down, continues to be a growing customer challenge, ” said Charlie Huang, executive vice president, Worldwide Field Operations and System and Verification Group at Cadence. “The Stratus platform leverages the best of the Forte and Cadence technologies, making it the most broadly applicable and usable high-level synthesis tool on the market today.”

About Cadence 

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Leave a Reply

featured blogs
Apr 19, 2024
In today's rapidly evolving digital landscape, staying at the cutting edge is crucial to success. For MaxLinear, bridging the gap between firmware and hardware development has been pivotal. All of the company's products solve critical communication and high-frequency analysis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

Data Connectivity at Phoenix Contact
Single pair ethernet provides a host of benefits that can enable seamless data communication for a variety of different applications. In this episode of Chalk Talk, Amelia Dalton and Guadalupe Chalas from Phoenix Contact explore the role that data connectivity will play for the future of an all electric society, the benefits that single pair ethernet brings to IIoT designs and how Phoenix Contact is furthering innovation in this arena.
Jan 5, 2024
14,741 views