industry news
Subscribe Now

Altera and MathWorks Deliver Unified Model-Based Design Workflow for Altera SoCs

San Jose, Calif., November 5, 2014 – Altera Corporation (Nasdaq: ALTR) today announced new programming support for its ARM-based SoCs using industry-standard workflows from MathWorks. Release 2014b from MathWorks includes an automated, highly integrated model-based design workflow optimized for Altera SoCs. Designers using this flow can accelerate their algorithmic designs in Altera SoCs while staying in a high-level programming environment and save weeks of development time.

“Today’s announcement is a significant extension to our partnership with Altera, enabling our customers to quickly and easily leverage the performance and system-level benefits that Altera SoCs provide,” said Ken Karnofsky, senior strategist for signal processing applications at MathWorks. “Engineers now have a highly-automated SoC workflow for modeling algorithms in MATLAB and Simulink, simulating with system test benches, partitioning into hardware and software subsystems, generating C and HDL code, and prototyping with Altera design tools and development kits.”

The highly integrated hardware/software workflow allows programmers to simulate, prototype, verify and implement algorithms that target both the FPGA and ARM processors integrated in Altera SoC FPGAs. The design flow automatically generates the interfaces between the FPGA, the processor system and the software drivers. Targeted support for Altera SoCs is included in two MathWorks code generation products, the HDL Coder™ and Embedded Coder® tools. Using a single development environment, engineers use HDL Coder to generate custom IP cores and configure the programmable logic portion of the SoC, while Embedded Coder is used to generate C/C++ code that runs on the ARM-based hard processor system.

A model-based design environment targeting Altera SoCs accelerates the design process by allowing designers to stay in a familiar design environment without requiring designers to be experienced hardware engineers. Designers leveraging Altera SoCs can accelerate their algorithms in the FPGA portion of the device while running the rest of their design in the ARM processors. Release 2014b includes automated support for Altera’s low-cost Cyclone® V SoCs, including automatic programming of Cyclone V SoC development boards.

“We are very excited about this new level of design support provided by MathWorks for our SoCs,” said Joerg Bertholdt, director of embedded software marketing at Altera. “Our SoCs are built on a solid foundation that is based on a superior architecture, industry-standard development tools and broad operating system support. The addition of a MathWorks-offered model-based design flow to our SoC ecosystem makes it much easier for designers to adopt and benefit from the performance and power savings this class of device offers.”

Availability:

Support for Altera SoCs is available now from MathWorks in its R2014b software release. For more information, or to download, visitwww.mathworks.com/alterasoc. The Embedded Coder Support Package and the HDL Coder Support Package for Altera SoCs support both Altera’s Cyclone V SoC Development Kit and Arrow’s SoCkit Development Kit.

About Altera

Altera® programmable solutions enable designers of electronic systems to rapidly and cost effectively innovate, differentiate and win in their markets. Altera offers FPGAs, SoCs, CPLDs, and complementary technologies, such as power management, to provide high-value solutions to customers worldwide. Visit Altera at www.altera.com.

Leave a Reply

featured blogs
Apr 22, 2024
Learn what gate-all-around (GAA) transistors are, explore the switch from fin field-effect transistors (FinFETs), and see the impact on SoC design & EDA tools.The post What You Need to Know About Gate-All-Around Designs appeared first on Chip Design....
Apr 19, 2024
In today's rapidly evolving digital landscape, staying at the cutting edge is crucial to success. For MaxLinear, bridging the gap between firmware and hardware development has been pivotal. All of the company's products solve critical communication and high-frequency analysis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

Switch to Simple with Klippon Relay
In this episode of Chalk Talk, Amelia Dalton and Lars Hohmeier from Weidmüller explore the what, where, and how of Weidmüller's extensive portfolio of Klippon relays. They investigate the pros and cons of mechanical relays, the benefits that the Klippon universal range of relays brings to the table, and how Weidmüller's digital selection guide can help you choose the best relay solution for your next design.
Sep 26, 2023
26,291 views