industry news
Subscribe Now

Xilinx Accelerates Productivity for Zynq-7000 All Programmable SoCs with the Vivado Design Suite 2014.3, SDK, and New UltraFast Embedded Design Methodology Guide

SAN JOSE, Calif.Oct. 8, 2014 /PRNewswire/ — Xilinx, Inc. (NASDAQ: XLNX) today announced major advances in productivity for Zynq®-7000 All Programmable SoCs with the Vivado® Design Suite 2014.3, the programmable industry’s only SoC-strength design suite, SDK, and new UltraFast™ Embedded Design Methodology Guide.  Included with this release are enhancements in Vivado High-Level Synthesis (HLS) and IP Integrator, and new performance monitoring and visualization capabilities within SDK.  When used in combination with the new UltraFast Embedded Design Methodology Guide, these enhancements are proven to accelerate productivity by over 10X.

Accelerating implementation and verification: Enhancements to Vivado HLS include improved quality-of-results from C based synthesis and enhancements to its automatic inference of AMBA AXI-4 interfaces to speed the time and quality of integration. Vivado HLS enables IP creation and verification directly from C algorithmic specifications, quickly resulting in designs that rival hand-coded RTL and verification several orders of magnitude faster than RTL simulation. Leveraged by over 1000 designers, Vivado HLS also supports a growing ecosystem of hardware implementable SW libraries. The enhanced Vivado Design Suite 2014.3 supports over 40 OpenCV functions, now available from Xilinx Technology Ventures portfolio company and Alliance Member Auviz Systems.

Accelerating time to integration: Enhancements in Vivado IP Integrator include automation of the connectivity between streaming and memory mapped AXI interconnects, expediting and simplifying integration of IP into Zynq SoC-based systems.  Also new in Vivado IP Integrator is a push-button IP evaluation request for Xilinx Premier Alliance Member IP. New for 2014.3 is Xylon logicBRICKS evaluation IP cores, with other Alliance member IP to be added in future releases.  The new logicBRICKS IP enable the rapid evaluation of efficient image and video processing IP, further expanding the Vivado IP Catalog.

Accelerating system design and software development: Xilinx has also extended its Software Development Kit (SDK) with live in-system instrumentation and performance visualization to quickly find system performance bottlenecks and run what-if scenarios. Xilinx® SDK 2014.3 provides configurable AXI traffic generators that work on the FPGA fabric to enable developing embedded software earlier in the development cycle.

UltraFast Embedded Design Methodology Guide: To complement the UltraFast Design Methodology for Vivado, Xilinx is also introducing the new UltraFast Embedded Design Methodology Guide (UG1046). This new guide provides design teams (system architects, software engineers and hardware designers) with best practices for predictable success and accelerated productivity for their embedded systems leveraging the Zynq All Programmable SoCs.

Availability

The Vivado Design Suite 2014.3 is available now with support for Xilinx’s 7 series, Zynq All Programmable SoCs and UltraScale™ devices. Download Vivado and Xilinx SDK today at www.xilinx.com/download. To learn more watch the What’s New in Vivado 2014.3 QuickTake Video, sign up for training, take advantage of the UltraFast Design Methodologies and Vivado Design Suite-based Targeted Reference Design to jumpstart your productivity.

About Xilinx

Xilinx is the world’s leading provider of All Programmable FPGAs, SoCs and 3D ICs. These industry-leading devices are coupled with a next-generation design environment and IP to serve a broad range of customer needs, from programmable logic to programmable systems integration. For more information, visit www.xilinx.com.

Leave a Reply

featured blogs
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....
Apr 18, 2024
Analog Behavioral Modeling involves creating models that mimic a desired external circuit behavior at a block level rather than simply reproducing individual transistor characteristics. One of the significant benefits of using models is that they reduce the simulation time. V...

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

Nexperia Energy Harvesting Solutions
Sponsored by Mouser Electronics and Nexperia
Energy harvesting is a great way to ensure a sustainable future of electronics by eliminating batteries and e-waste. In this episode of Chalk Talk, Amelia Dalton and Rodrigo Mesquita from Nexperia explore the process of designing in energy harvesting and why Nexperia’s inductor-less PMICs are an energy harvesting game changer for wearable technology, sensor-based applications, and more!
May 9, 2023
40,089 views