industry news
Subscribe Now

Cadence and ARM Expand Collaboration for 64-bit Processor Designs

  • EDA Technology Access Agreement gives Cadence access to ARMv7 and ARMv8-A architecture-based processor IP, ARM® Mali™ GPUs, System IP and physical libraries to enable tools optimized for these IPs and the development of designs achieving the required power, performance and area (PPA)
  • First such agreement for ARM’s 64-bit v8 architecture, which includes the ARM Cortex®-A50 processor series
  • Tighter integration of Cadence tools with ARM technology for easier SoC design, verification and implementation, helping to shorten the time to market.

SAN JOSE, Calif., May 20, 2014— Cadence Design Systems, Inc. (NASDAQ: CDNS), today announced the signing of the first EDA (Electronic Design Automation) Technology Access Agreement with ARM Holdings plc [(LSI: ARM), (NASDAQ: ARMH) that includes access to the ARM Cortex-A50 processor series, based on the ARMv8-A 64-bit architecture. This agreement also provides access to ARMv7 32-bit processor technology, ARM Mali GPUs (graphic processor units), System IP and ARM Artisan® libraries. This collaboration further enables ARM and Cadence® to provide world-class technology for energy efficient and high performance applications for mobile, consumer, networking, storage, automotive and other end market products.

The ARMv8-A architecture, with its 64-bit support, enables ARM processors to become more broadly deployed in server and desktop applications as well as the migration of 64-bit operating systems to mobile applications. Find out more about the Cortex-A50 processor series athttp://www.arm.com/products/processors/cortex-a50/index.php.

“We are dedicated to empowering developers, designers and engineers to innovate around ARM technology and ensuring a fast, reliable route to market,” said Pete Hutton, executive vice president and president of product groups, ARM. “The co-optimized tools, IP and physical libraries resulting from this agreement will accelerate the deployment of ARM’s most advanced technologies. We expect that this will be a huge boost to developers of mobile devices, servers and the exploding market for Internet of Things.”

Key features of the agreement:

  • Expands Cadence’s ARM-based solution to provide 64-bit SoC optimized tools and flows. With access to this ARM IP, Cadence can tune performance, enhance debug and deliver a more streamlined process to enable shorter ARM-based system development.
  • Augments ARM-based RTL-to-GDSII design, implementation and signoff flow to deliver optimum power, performance and area.
  • Broadens existing ARM-based System Verification solution to expand design, integration, and hardware/software verification environment for cache coherent multi-core 64-bit designs.
  • Automated creation of verification environments and performance analysis for ARM System IP allows designers to adopt and verify earlier and with more confidence.
  • Provides training for mutual customers on the use of Cadence tools with ARM technology.

“Cadence becoming the first EDA partner to access ARMv8-A deepens our collaborative customer enablement, flow optimizations and development and deployment of ARM processor IP centric automation technologies” said Charlie Huang, senior vice president, Worldwide Field Operations and System & Verification Group at Cadence. “Jointly we can provide better system design enablement, meeting our mutual customers’ time-to-market needs for power-efficient 64-bit market-leading products.”

About Cadence

Cadence Design Systems (NASDAQ: CDNS) plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.

Leave a Reply

featured blogs
Apr 19, 2024
In today's rapidly evolving digital landscape, staying at the cutting edge is crucial to success. For MaxLinear, bridging the gap between firmware and hardware development has been pivotal. All of the company's products solve critical communication and high-frequency analysis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

GaN FETs: D-Mode Vs E-mode
Sponsored by Mouser Electronics and Nexperia
The use of gallium nitride can offer higher power efficiency, increased power density and can reduce the overall size and weight of many industrial, automotive, and data center applications. In this episode of Chalk Talk, Amelia Dalton and Giuliano Cassataro from Nexperia investigate the benefits of Gan FETs, the difference between D-Mode and E-mode GaN FET technology and how you can utilize GaN FETs in your next design.
Mar 25, 2024
3,699 views